CYII4SM014KAA-GECU Cypress Semiconductor Corp, CYII4SM014KAA-GECU Datasheet - Page 9

no-image

CYII4SM014KAA-GECU

Manufacturer Part Number
CYII4SM014KAA-GECU
Description
IC IMAGE SENSOR 14MP CMOS 49-PGA
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CYII4SM014KAA-GECU

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
One output can be used and every second row selected by the
Y-shift register can be skipped. This doubles the frame rate. Note
that for 2 or 1 channel readout, you can power down the not-used
output amplifiers through the SPI shift register.
Rows can also be skipped by extra CLK_Y pulses. You do not
need to apply additional control pulses to rows that are skipped.
This is another way to implement extra subsampling schemes.
Table 2. Frame Rates and Resolution for Various Subsample Modes
Note The 24 additional columns and rows do not subsample (see
Sensor Read Out Timing Diagrams
Row Sequencer
The row sequencer controls pulses to be given at the start of
each new line.
this sequence.
The signals to be controlled at each row are:
Document #: 38-05709 Rev. *F
CLK_YL and CLK_YR: These are the clocks of the YL and YR
shift register. They can be driven by the same signals and at a
continuous frequency. At every rising edge, a new row is being
selected.
SELECT: This signal connects the pixels of the currently
sampled line with the columns. It is important that PC and
SELECT are never active together.
PC: An initialization pulse that needs to be given to precharge
the column.
SHS (Sample & Hold pixel Signal): This signal controls the track
and hold circuits in the column amplifiers. It is used to sample
the pixel signal in the columns. (0 = track ; 1 = hold).
RESET: This pulse resets the pixels of the row that is currently
being selected. In rolling shutter mode, the RESET signal is
pulsed a second time to reset the row selected by the YR shift
register. For “reset black” dark reference signals, the reset
pulse can be pulsed also during the first PC pulse. Normally,
the rising edge of RESET and the falling edge of PC occur at
Ratio
12:1
1:1
4:1
8:1
Figure 7
on page 10 shows the timing diagram for
# Outputs
4
1
1
1
Image Resolution
3024 x 4536
756 x 1134
378 x 567
252 x 378
Figure 3
For example, to support the 24:1 X-shift register mode vertically,
set the Y-shift register to the 12:1 mode and given an additional
CLK_Y pulse at the start of each row.
Table 2
subsample modes with only one output. The row blanking time
(dead time between readout of successive rows) is set to 17.5 s.
the same position. The falling edge of RESET lags behind the
rising PC edge.
SHR (Sample & Hold pixel Reset level): This signal controls
another track and hold circuit in the column amplifiers. It is used
to sample the pixel reset level in the columns (for double
sampling). (0 = track ; 1 = hold).
SYL (Select YL register): Selects the YL shift register to drive
the reset line of the pixel array.
SYR (Select YR register): Selects the YR shift register to drive
the reset line of the pixel array. For rolling shutter applications,
SYL and SYR are complementary. In full frame readout, both
registers may be selected together, only if it is guaranteed that
both shift registers point to the same row. This can reduce the
row blanking time.
SYNC_YR and SYNC_YL: Synchronization pulse for the YR
and YL shift registers. The SYNC_YR/SYNC_YL signal is
clocked in during a rising edge on CLK_YR/CLK_YL and resets
the YR/YL shift register to the first row. Both pulses are pulsed
only once each frame. The exact pulsing scheme depends on
the mode of use (full frame/ rolling shutter). A 200 ns setup time
applies. See
SYNC_X: Resets the column pointer to the first row. This has
to be done before the end of the first PC pulse in case the
previous line has not been read out completely.
Frame rate [frames/s]
on page 6).
lists the frame rates of the IBIS4-14000 in various
12.99
41.30
77.13
3.25
Table 3 on page
10.
Frame readout time [s]
CYII4SM014KAA
0.308
0.077
0.024
0.013
Page 9 of 25

Related parts for CYII4SM014KAA-GECU