WM8973LGEFL/V Wolfson Microelectronics, WM8973LGEFL/V Datasheet - Page 15

Audio CODECs Stereo Codec with H/P Spkr

WM8973LGEFL/V

Manufacturer Part Number
WM8973LGEFL/V
Description
Audio CODECs Stereo Codec with H/P Spkr
Manufacturer
Wolfson Microelectronics

Specifications of WM8973LGEFL/V

Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
QFN-32
Minimum Operating Temperature
- 25 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Production Data
w
AUDIO INTERFACE TIMING – SLAVE MODE
Note:
BCLK period should always be greater than or equal to MCLK period.
Test Conditions
DCVDD = 1.42V, DBVDD = 3.3V, DGND = 0V, T
otherwise stated.
PARAMETER
Bit Clock Timing Information
BCLK rise time (10pF load)
BCLK fall time (10pF load)
BCLK duty cycle (normal mode, BCLK = MCLK/n)
BCLK duty cycle (USB mode, BCLK = MCLK)
Audio Data Input Timing Information
ADCLRC/DACLRC propagation delay from BCLK falling edge
ADCDAT propagation delay from BCLK falling edge
DACDAT setup time to BCLK rising edge
DACDAT hold time from BCLK rising edge
Test Conditions
DCVDD = 1.42V, DBVDD = 3.3V, DGND = 0V, T
otherwise stated.
PARAMETER
Audio Data Input Timing Information
BCLK cycle time
BCLK pulse width high
BCLK pulse width low
ADCLRC/DACLRC set-up time to BCLK rising edge
ADCLRC/DACLRC hold time from BCLK rising edge
DACDAT hold time from BCLK rising edge
ADCDAT propagation delay from BCLK falling edge
Figure 3 Digital Audio Data Timing – Slave Mode
DACLRC/
ADCDAT
ADCLRC
DACDAT
BCLK
A
A
= +25
= +25
t
BCH
o
o
C, Slave Mode, fs = 48kHz, MCLK = 256fs, 24-bit data, unless
C, Slave Mode, fs = 48kHz, MCLK = 256fs, 24-bit data, unless
t
SYMBOL
BCY
SYMBOL
t
t
DD
t
t
t
t
LRSU
t
t
BCH
t
t
BCY
BCL
LRH
DH
DD
t
t
BCLKDS
BCLKDS
BCLKR
BCLKF
t
t
t
t
DDA
DST
DHT
DL
t
t
BCL
DS
t
LRH
MIN
MIN
10
10
50
20
20
10
10
10
t
DH
T
50:50
t
TYP
MCLKDS
LRSU
TYP
PD, Rev 4.5, December 2011
MAX
MAX
10
10
10
3
3
WM8973L
UNIT
UNIT
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
15

Related parts for WM8973LGEFL/V