WM8350GEB/V Wolfson Microelectronics, WM8350GEB/V Datasheet - Page 202

no-image

WM8350GEB/V

Manufacturer Part Number
WM8350GEB/V
Description
Audio CODECs Audio CODEC plus pwr management
Manufacturer
Wolfson Microelectronics
Datasheet

Specifications of WM8350GEB/V

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
WM8350
24.2 FIRST-LEVEL INTERRUPTS
w
Each first level interrupt has a status bit in Register R24, which can be read to determine the origin of
an IRQ event.
Each of these bits may be masked by setting the corresponding field in Register R32. By default, the
first-level interrupts are all masked.
R24 (18h)
System
Interrupts
R32 (20h)
System
Interrupt Mask
Note: Register is R24 is read-only.
Table 141 First Level Interrupt Status and Mask Bits
ADDRESS
13:0
BIT
13
12
9
8
7
6
5
4
3
2
1
0
OC_INT
UV_INT
CS_INT
EXT_INT
CODEC_INT
GP_INT
AUXADC_INT
RTC_INT
SYS_INT
CHG_INT
USB_INT
WKUP_INT
“IM_” + name of respective
bit in R25
LABEL
First-level over-current interrupt.
Note: This bit is cleared once read.
First-level under-voltage interrupt.
Note: This bit is cleared once read.
First-level current sink interrupt.
Note: This bit is cleared once read.
First-level external interrupt.
Note: This bit is cleared once read.
First-level codec interrupt.
Note: This bit is cleared once read.
First-level GPIO interrupt.
Note: This bit is cleared once read.
First-level AUXADC comparator interrupt.
Note: This bit is cleared once read.
First-level RTC interrupt.
Note: This bit is cleared once read.
First-level system interrupt.
Note: This bit is cleared once read.
First-level charger interrupt.
Note: This bit is cleared once read.
First-level USB interrupt.
Note: This bit is cleared once read.
First-level wakeup interrupt.
Note: This bit is cleared once read.
Interrupt mask.
0 = Do not mask interrupt.
1 = Mask interrupt.
Each bit in R32 enables or masks the
corresponding bit in R24.
The default value for these bits is 1
(masked)
PD, March 2010, Rev 4.2
DESCRIPTION
Production Data
202

Related parts for WM8350GEB/V