LAN9218I-MT SMSC, LAN9218I-MT Datasheet - Page 132

Ethernet ICs Indust Hi Perfrm Single-Chip

LAN9218I-MT

Manufacturer Part Number
LAN9218I-MT
Description
Ethernet ICs Indust Hi Perfrm Single-Chip
Manufacturer
SMSC
Type
Single Chip MAC and PHY Controllerr
Datasheet

Specifications of LAN9218I-MT

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Product
Ethernet Controllers
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 Mbps, 100 Mbps
Supply Voltage (max)
3.3 V
Supply Voltage (min)
0 V
Supply Current (max)
69 mA
Maximum Operating Temperature
+ 85 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9218I-MT
Manufacturer:
Standard
Quantity:
1 981
Part Number:
LAN9218I-MT
Manufacturer:
SMSC
Quantity:
6
Part Number:
LAN9218I-MT
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
LAN9218I-MT
0
Chapter 9 Revision History
Revision 2.7 (03-15-10)
REVISION LEVEL & DATE
(03-15-10)
(10-24-08)
(07-30-08)
(08-18-08)
(06-19-08)
(06-10-08)
(11-13-08)
Rev. 2.7
Rev. 2.5
Rev. 2.4
Rev. 2.3
Rev. 2.3
Rev. 2.2
Rev. 2.2
Chapter 2, "Pin Description
and Configuration," on
page 14
Section 7.2, "Operating
Conditions**," on page 124
Section 7.2, "Operating
Conditions**," on page 124
Section 7.6, "DC Electrical
Specifications," on page 128
All
Section 3.7, "General
Purpose Timer (GP Timer),"
on page 30
Section 5.3.23, "E2P_CMD
– EEPROM Command
Register," on page 90
Table 7.7 on page 130
Block Diagram
Note 7.6 on page 129
Figure 1.2, "Internal Block
Diagram"
Auto-negotiation
Advertisement on page 106
Auto-negotiation
Advertisement on page 106
SECTION/FIGURE/ENTRY
Table 9.1 Customer Revision History
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX and Industrial Temperature Support
DATASHEET
132
Added pin 1 designator to pin diagram
Added note: “Do not drive input signals without
power supplied to the device.”
Added note: “Apply and remove power to all power
supply pins simultaneously, including the Ethernet
magnetics. Do not apply power to individual supply
pins without the others.”
Added max input capacitance numbers
Fixed various typos
Changed incorrect “GPT_CNT” reference to
“GPT_LOAD”: “On a reset, or when the
TIMER_EN bit changes from set ‘1’ to cleared ‘0,’
the GPT_LOAD field is initialized to FFFFh.”
Corrected MAC Address Loaded (bit 8) type from
“RO” to “R/WC”
Updated crystal specifications:
Drive Level: 300uW
ESR: 50 Ohms.
Figure modified removing “system memory” and
double-sided arrow on top of the “processor” block.
Note following I/O Buffer Characteristics table
modified:
Changed from: ".....the per-pin input leakage is 10
divided by the maximum input leakage current."
to: ".....the per-pin input leakage is the maximum
input leakage current divided by 10."
Diagram redone. The second PLL regulator was
added to the diagram.
The word “Core” was added to the regulator block
title.
Added note to VDD_CORE/VDD18CORE and
VDD_PLL that states “These pins must not be
used to supply power to other external devices.”
Bits 9 and 15 relabeled as Reserved, Read-Only
(RO), with a default of 0.
Fixed definition of bits 11:10 when equal to “11” by
adding “advertise support for..” to beginning of
definition. Also added note stating “When both
symmetric PAUSE and asymmetric PAUSE
support are advertised, the device will only be
configured to, at most, one of the two settings
upon auto-negotiation completion.”
CORRECTION
SMSC LAN9218i
Datasheet

Related parts for LAN9218I-MT