78Q2120C09-CGTR/F Maxim Integrated Products, 78Q2120C09-CGTR/F Datasheet - Page 7

no-image

78Q2120C09-CGTR/F

Manufacturer Part Number
78Q2120C09-CGTR/F
Description
Telecom ICs 10-100 Fast Ethernet Transceiver Twisted
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of 78Q2120C09-CGTR/F

Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
78Q2120C09-CGTR/F
Manufacturer:
Maxim Integrated
Quantity:
10 000
MII (continued)
PMA (PHYSICAL MEDIA ATTACHMENT) INTERFACE
CONTROL AND STATUS
Page: 7 of 35
PHY ADDRESS
RX_ER
MDC
MDIO
RST
PWRDN
PCSBP
PHYAD[4:0]
NAME
NAME
NAME
NAME
12-16
PIN
PIN
PIN
PIN
25
18
17
64
6
7
TYPE
TYPE
TYPE
TYPE
COZ
CIO
CID
CIU
CID
CIS
CI
DESCRIPTION
RECEIVE ERROR: RX_ER is asserted high when an error is detected during a
frame reception. In PCS bypass mode, this pin becomes the MSB of the receive
5-bit code group. This pin is tristated in the isolate mode.
MANAGEMENT DATA CLOCK: MDC is the clock used for transferring data
via the MDIO pin.
MANAGEMENT DATA INPUT/OUTPUT: MDIO is a bi-directional port used to
access management registers within the 78Q2120C. This pin requires an
external pull-up resistor as specified in IEEE-802.3.
ACTIVE-LOW RESET: When pulled low, the pin resets the chip. The reset
pulse must be long enough to guarantee stabilization of the supply voltage
and startup of the oscillator. Refer to the Electrical Specifications for the
reset pulse requirements. There are 2 other ways to reset the chip:
DESCRIPTION
PHY ADDRESS: Allows 31 configurable PHY addresses. The 78Q2120C
always responds to broadcast data transactions via the MII interface when the
PHYAD bits are all zero, independent of the logic levels of the PHYAD pins.
DESCRIPTION
PCS BYPASS: When high, the 100BASE-TX PCS is bypassed, as well as
the scrambler and descrambler functions. Scrambled 5-bit code groups for
transmission are applied to the TX_ER, TXD[3:0] pins and received on the
RX_ER, RXD[3:0] pins. The RX_DV and TX_EN signals are not valid in this
mode. PCS bypass mode is only valid when 100BASE-TX is enabled and
auto-negotiation is disabled.
MR16.1.
DESCRIPTION
i)
ii)
POWER-DOWN: The 78Q2120C may be placed in a low power consumption
state by setting this signal to logic high. While in the power-down state, the
78Q2120C still responds to management transactions.
state can also be activated using the PWRDN bit in the MII register (MR0.11).
©
through the internal power-on-reset (activated when the chip is
being powered up)
through the MII register bit (MR0.15)
2009 Teridian Semiconductor Corporation
This mode can also be entered by setting
10/100BASE-TX
This power-down
Transceiver
78Q2120C
Rev 1.3

Related parts for 78Q2120C09-CGTR/F