M4-128N/64-15JC LATTICE SEMICONDUCTOR, M4-128N/64-15JC Datasheet - Page 25

no-image

M4-128N/64-15JC

Manufacturer Part Number
M4-128N/64-15JC
Description
CPLD MACH 4 Family 5K Gates 128 Macro Cells 41.7MHz/55.6MHz EECMOS Technology 5V 84-Pin PLCC Tube
Manufacturer
LATTICE SEMICONDUCTOR
Datasheet

Specifications of M4-128N/64-15JC

Package
84PLCC
Family Name
MACH 4
Device System Gates
5000
Number Of Macro Cells
128
Maximum Propagation Delay Time
15 ns
Number Of User I/os
64
Typical Operating Supply Voltage
5 V
Maximum Operating Frequency
41.7|55.6 MHz
Number Of Product Terms Per Macro
20
Re-programmability Support
Yes
Operating Temperature
0 to 70 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M4-128N/64-15JC
Manufacturer:
AMD
Quantity:
12 388
Part Number:
M4-128N/64-15JC
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
M4-128N/64-15JC
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
M4-128N/64-15JC-18JI
Manufacturer:
ST
Quantity:
5
Part Number:
M4-128N/64-15JC-18JI
Manufacturer:
MOT
Quantity:
89
Part Number:
M4-128N/64-15JC-18JI
Manufacturer:
LATTICE
Quantity:
20 000
MACH 4 TIMING MODEL
The primary focus of the MACH 4 timing model is to accurately represent the timing in a MACH
4 device, and at the same time, be easy to understand. This model accurately describes all
combinatorial and registered paths through the device, making a distinction between internal
feedback and external feedback. A signal uses internal feedback when it is fed back into the
switch matrix or block without having to go through the output buffer. The input register
specifications are also reported as internal feedback. When a signal is fed back into the switch
matrix after having gone through the output buffer, it is using external feedback.
The parameter, t
to the I/O pad. If a signal goes to the internal feedback rather than to the I/O pad, the parameter
designator is followed by an “i”. By adding t
is derived. For example, t
timing model is shown in Figure 15. Refer to the Technical Note entitled MACH 4 Timing and
High Speed Design for a more detailed discussion about the timing parameters.
SPEEDLOCKING FOR GUARANTEED FIXED TIMING
The MACH 4 architecture allows allocation of up to 20 product terms to an individual macrocell
with the assistance of an XOR gate without incurring additional timing delays.
The design of the switch matrix and PAL blocks guarantee a fixed pin-to-pin delay that is
independent of the logic required by the design. Other competitive CPLDs incur serious timing
delays as product terms expand beyond their typical 4 or 5 product term limits. Speed and
SpeedLocking combine to give designs easy access to the performance required in today’s
designs.
BLK CLK
IN
BUF
t
t
t
t
t
t
t
t
SIRS
HIRS
SIL
HIL
SIRZ
HIRZ
SILZ
HILZ
INPUT LATCH
INPUT REG/
, is defined as the time it takes to go from feedback through the output buffer
t
t
t
t
PDILi
ICOSi
IGOSi
PDILZi
PD
Q
Central
= t
Switch
Matrix
PDi
Figure 15. MACH 4 Timing Model
+ t
BUF
t
PL
(External Feedback)
(Internal Feedback)
MACH 4 Family
. A diagram representing the modularized MACH 4
BUF
to this internal parameter, the external parameter
COMB/DFF/TFF/
t
t
t
t
t
t
LATCH/SR*/JK*
SS(T)
SA(T)
H(S/A)
S(S/A)L
H(S/A)L
SRR
*emulated
S/R
t
t
t
t
t
PDi
PDLi
CO(S/A)i
GO(S/A)i
SRi
Q
t
BUF
t
t
ER
EA
t
SLW
17466G-025
OUT
19

Related parts for M4-128N/64-15JC