M4-128N/64-15JC LATTICE SEMICONDUCTOR, M4-128N/64-15JC Datasheet - Page 27

no-image

M4-128N/64-15JC

Manufacturer Part Number
M4-128N/64-15JC
Description
CPLD MACH 4 Family 5K Gates 128 Macro Cells 41.7MHz/55.6MHz EECMOS Technology 5V 84-Pin PLCC Tube
Manufacturer
LATTICE SEMICONDUCTOR
Datasheet

Specifications of M4-128N/64-15JC

Package
84PLCC
Family Name
MACH 4
Device System Gates
5000
Number Of Macro Cells
128
Maximum Propagation Delay Time
15 ns
Number Of User I/os
64
Typical Operating Supply Voltage
5 V
Maximum Operating Frequency
41.7|55.6 MHz
Number Of Product Terms Per Macro
20
Re-programmability Support
Yes
Operating Temperature
0 to 70 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M4-128N/64-15JC
Manufacturer:
AMD
Quantity:
12 388
Part Number:
M4-128N/64-15JC
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
M4-128N/64-15JC
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
M4-128N/64-15JC-18JI
Manufacturer:
ST
Quantity:
5
Part Number:
M4-128N/64-15JC-18JI
Manufacturer:
MOT
Quantity:
89
Part Number:
M4-128N/64-15JC-18JI
Manufacturer:
LATTICE
Quantity:
20 000
POWER MANAGEMENT
Each individual PAL block in MACH 4 devices features a programmable low-power mode, which
results in power savings of up to 50%. The signal speed paths in the low-power PAL block will
be slower than those in the non-low-power PAL block. This feature allows speed critical paths
to run at maximum frequency while the rest of the signal paths operate in the low-power mode.
PROGRAMMABLE SLEW RATE
Each MACH 4 device I/O has an individually programmable output slew rate control bit. Each
output can be individually configured for the higher speed transition (3 V/ns) or for the lower
noise transition (1 V/ns). For high-speed designs with long, unterminated traces, the slow-slew
rate will introduce fewer reflections, less noise, and keep ground bounce to a minimum. For
designs with short traces or well terminated lines, the fast slew rate can be used to achieve the
highest speed. The slew rate is adjusted independent of power.
POWER-UP RESET/SET
All flip-flops power up to a known state for predictable system initialization. If a macrocell is
configured to SET on a signal from the control generator, then that macrocell will be SET during
device power-up. If a macrocell is configured to RESET on a signal from the control generator
or is not configured for set/reset, then that macrocell will RESET on power-up. To guarantee
initialization values, the V
rise must be monotonic, and the clock must be inactive until the
CC
reset delay time has elapsed.
SECURITY BIT
A programmable security bit is provided on the MACH 4 devices as a deterrent to unauthorized
copying of the array configuration patterns. Once programmed, this bit defeats readback of the
programmed pattern by a device programmer, securing proprietary designs from competitors.
Programming and verification are also defeated by the security bit. The bit can only be reset by
erasing the entire device.
MACH 4 Family
21

Related parts for M4-128N/64-15JC