XC6SLX16-2FTG256C Xilinx Inc, XC6SLX16-2FTG256C Datasheet - Page 59

FPGA, SPARTAN-6 LX, 14K, 256FTGBGA

XC6SLX16-2FTG256C

Manufacturer Part Number
XC6SLX16-2FTG256C
Description
FPGA, SPARTAN-6 LX, 14K, 256FTGBGA
Manufacturer
Xilinx Inc
Series
Spartan® 6 LXr

Specifications of XC6SLX16-2FTG256C

No. Of Logic Blocks
2278
No. Of Macrocells
14579
Family Type
Spartan-6
No. Of Speed Grades
2
Total Ram Bits
589824
No. Of I/o's
186
Clock Management
DCM, PLL
I/o Supply Voltage
3.3V
Number Of Logic Elements/cells
14579
Number Of Labs/clbs
1139
Number Of I /o
186
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
256-LBGA
Package
256FTBGA
Family Name
Spartan®-6
Device Logic Cells
14579
Device Logic Units
9112
Number Of Registers
18224
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
186
Ram Bits
589824
Core Supply Voltage Range
1.14V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1672

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC6SLX16-2FTG256C
Manufacturer:
TI
Quantity:
21 500
Part Number:
XC6SLX16-2FTG256C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC6SLX16-2FTG256C
Manufacturer:
XILINX
0
Part Number:
XC6SLX16-2FTG256C
Manufacturer:
XILINX
Quantity:
300
Part Number:
XC6SLX16-2FTG256C
0
Company:
Part Number:
XC6SLX16-2FTG256C
Quantity:
4 500
Table 63: Global Clock Input to Output Delay With DCM in Source-Synchronous Mode
Table 64: Global Clock Input to Output Delay With PLL in System-Synchronous Mode
DS162 (v2.0) March 31, 2011
Preliminary Product Specification
Notes:
1.
2.
Notes:
1.
2.
LVCMOS25 Global Clock Input to Output Delay using Output Flip-Flop, 12mA, Fast Slew Rate, with DCM in Source-Synchronous Mode.
T
LVCMOS25 Global Clock Input to Output Delay using Output Flip-Flop, 12mA, Fast Slew Rate, with PLL in System-Synchronous Mode.
T
ICKOFDCM_0
ICKOFPLL
Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible
IOB and CLB flip-flops are clocked by the global clock net.
DCM output jitter is already included in the timing calculation.
Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible
IOB and CLB flip-flops are clocked by the global clock net.
PLL output jitter is included in the timing calculation.
Symbol
Symbol
Global Clock and OUTFF with DCM
Global Clock and OUTFF with PLL
Description
Description
www.xilinx.com
Spartan-6 FPGA Data Sheet: DC and Switching Characteristics
XC6SLX4
XC6SLX9
XC6SLX16
XC6SLX25
XC6SLX25T
XC6SLX45
XC6SLX45T
XC6SLX75
XC6SLX75T
XC6SLX100
XC6SLX100T
XC6SLX150
XC6SLX150T
XC6SLX4
XC6SLX9
XC6SLX16
XC6SLX25
XC6SLX25T
XC6SLX45
XC6SLX45T
XC6SLX75
XC6SLX75T
XC6SLX100
XC6SLX100T
XC6SLX150
XC6SLX150T
Device
Device
5.03
5.08
4.81
5.26
4.77
4.72
4.76
4.90
4.90
4.57
4.41
4.03
4.63
4.01
4.02
4.06
3.65
3.65
5.03
4.81
5.26
4.77
4.57
4.03
4.63
4.01
-3
-3
6.13
5.51
5.13
5.13
5.69
5.69
5.18
5.18
5.11
5.11
5.30
5.30
5.25
4.64
4.32
4.32
4.96
4.96
4.30
4.30
4.33
4.33
3.98
3.98
Speed Grade
Speed Grade
-3N
N/A
-3N
N/A
7.21
7.21
6.44
5.69
5.69
6.63
6.63
5.88
5.88
5.76
5.76
5.93
5.93
6.25
6.25
5.39
4.91
4.91
5.75
5.75
4.88
4.88
4.90
4.90
4.58
4.58
-2
-2
8.05
8.05
7.96
7.94
7.92
7.95
8.59
7.93
7.34
7.34
6.92
7.64
7.36
7.15
7.37
6.94
N/A
N/A
N/A
N/A
-1L
N/A
N/A
N/A
-1L
N/A
N/A
N/A
Units
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
59

Related parts for XC6SLX16-2FTG256C