STAC9766XXTAEC1X IDT, Integrated Device Technology Inc, STAC9766XXTAEC1X Datasheet - Page 21

STAC9766XXTAEC1X

Manufacturer Part Number
STAC9766XXTAEC1X
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of STAC9766XXTAEC1X

Single Supply Voltage (typ)
3.3/5V
Single Supply Voltage (min)
3.135/4.75V
Single Supply Voltage (max)
3.465/5.25V
Package Type
TQFP
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STAC9766XXTAEC1X
Manufacturer:
SIGMATEL
Quantity:
20 000
IDT™
TWO-CHANNEL, 20-BIT, AC’97 2.3 CODECS WITH STEREO MICROPHONE AND MIC/JACK SENSING
STAC9766/9767
TWO-CHANNEL, 20-BIT, AC’97 2.3 CODECS WITH STEREO MICROPHONE AND MIC/JACK SENSING
The STAC9766/9767 uses the XTAL_OUT pin (pin 3) and the CID0 and CID1 pins (pins 45 & 46) to
determine its alternate clock frequencies. See section 2.2.4: page14 for additional information on
Crystal Elimination and for supported clock frequencies.
If, when the RESET# signal has been de-asserted, the CODEC has not detected a signal on
BIT_CLK, as defined in the previous paragraph, then the AC‘97 CODEC derives its clock internally
from an externally attached 24.576 MHz crystal or oscillator (or optionally from an external
14.318 MHz oscillator), and drives a buffered 12.288 MHz clock to its digital companion Controller
over AC-link under the signal name “BIT_CLK”. Clock jitter at the DACs and ADCs is a fundamental
impediment to high quality output, and the internally generated clock will provide AC‘97 with a clean
clock that is independent of the physical proximity of AC‘97’s companion Digital Controller (hence-
forth referred to as “the Controller”).
If BIT_CLK begins toggling while the RESET# signal is still asserted, the clock is being provided by
other than the primary CODEC, for instance by the controller or by a discrete clock source. In this
case, the primary CODEC must act as a consumer of the BIT_CLK signal as if it were a secondary
CODEC.
RESET# Signal Asserted
Error condition - no clock
After RESET# Signal
AC'97 Clock Source
BIT_CLK Toggling?
oscillator presnent?
oscillator present?
crystal present?
source present
Deasserted
24.576MHz
24.576MHz
14.318MHz
Figure 12. CODEC Clock Source Detection
Detection
No
No
No
No
Yes
Yes
Yes
Yes
21
being generated externally; codec
12.288MHz signal on BIT_CLK is
and XTL_OUT used by codec to
24.576MHz Crystal on XTL_IN
24.576 MHz signal on XTL_IN
12.288MHz clock on BIT_CLK
14.318 MHz signal on XTL_IN
12.288MHz clock on BIT_CLK
uses this signal as the clock.
generate clock on BIT_CLK
used by codec to generate
used by codec to generate
STAC9766/9767
PC AUDIO
V 7.4 12/06

Related parts for STAC9766XXTAEC1X