S71PL064JB0BFW0B0 Spansion Inc., S71PL064JB0BFW0B0 Datasheet - Page 180

no-image

S71PL064JB0BFW0B0

Manufacturer Part Number
S71PL064JB0BFW0B0
Description
Manufacturer
Spansion Inc.
Datasheet

Specifications of S71PL064JB0BFW0B0

Operating Supply Voltage (max)
3.1V
Operating Temperature (max)
85C
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant
Power Savings Modes (For 16M Page Mode, 32M and 64M Only)
185
CE#
Dat a Out
Page A ddr es s
Wor d A ddr es s
(A0 - A3 )
WE#
LB#, UB#
Partial Array Self Refresh (PAR)
(A4 - A 20)
There are several power savings modes.
The operation of the power saving modes ins controlled by the settings of bits
contained in the Mode Register. This definition of the Mode Register is shown in
Figure 86 and the various bits are used to enable and disable the various low
power modes as well as enabling Page Mode operation. The Mode Register is set
by using the timings defined in Figure xxx.
In this mode of operation, the internal refresh operation can be restricted to a
16Mb, 32Mb, or 48Mb portion of the array. The array partition to be refreshed is
determined by the respective bit settings in the Mode Register. The register set-
tings for the PASR operation are defined in Table xxx. In this PASR mode, when
ZZ# is active low, only the portion of the array that is set in the register is re-
Partial Array Self Refresh
Temperature Compensated Refresh (64M)
Deep Sleep Mode
Reduced Memory Size (32M, 16M)
Figure 85. Timing Waveform of Page Mode Write Cycle (ZZ# = V
High-Z
t
AS
t
WC
t
LBW,
t
t
WP
CW
t
UBW
t
DW
pSRAM Type 1
P r e l i m i n a r y
t
DH
t
PGMAX
t
PWC
t
PDW
t
PDH
t
PDW
pSRAM_Type01_12_A0 June 8, 2004
IH
)
t
PDH

Related parts for S71PL064JB0BFW0B0