S71PL064JB0BFW0B0 Spansion Inc., S71PL064JB0BFW0B0 Datasheet - Page 34

no-image

S71PL064JB0BFW0B0

Manufacturer Part Number
S71PL064JB0BFW0B0
Description
Manufacturer
Spansion Inc.
Datasheet

Specifications of S71PL064JB0BFW0B0

Operating Supply Voltage (max)
3.1V
Operating Temperature (max)
85C
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant
35
Automatic Sleep Mode
RESET#: Hardware Reset Pin
Output Disable Mode
requires standard access time (t
of these standby modes, before it is ready to read data.
If the device is deselected during erasure or programming, the device draws ac-
tive current until the operation is completed.
I
The automatic sleep mode minimizes Flash device energy consumption. The de-
vice automatically enables this mode when addresses remain stable for t
30 ns. The automatic sleep mode is independent of the CE#, WE#, and OE# con-
trol signals. Standard address access timings provide new data when addresses
are changed. While in sleep mode, output data is latched and always available to
the system. Note that during automatic sleep mode, OE# must be at V
the device reduces current to the stated sleep mode specification. I
Characteristics” represents the automatic sleep mode current specification.
The RESET# pin provides a hardware method of resetting the device to reading
array data. When the RESET# pin is driven low for at least a period of t
device immediately terminates any operation in progress, tristates all output
pins, and ignores all read/write commands for the duration of the RESET# pulse.
The device also resets the internal state machine to reading array data. The op-
eration that was interrupted should be reinitiated once the device is ready to
accept another command sequence, to ensure data integrity.
Current is reduced for the duration of the RESET# pulse. When RESET# is held
at V
at V
The RESET# pin may be tied to the system reset circuitry. A system reset would
thus also reset the Flash memory, enabling the system to read the boot-up firm-
ware from the Flash memory.
If RESET# is asserted during a program or erase operation, the RY/BY# pin re-
mains a “0” (busy) until the internal reset operation is complete, which requires
a time of t
BY# to determine whether the reset operation is complete. If RESET# is asserted
when a program or erase operation is not executing (RY/BY# pin is “1”), the reset
operation is completed within a time of t
The system can read data t
Refer to the AC Characteristic tables for RESET# parameters and to 13 for the
timing diagram.
When the OE# input is at V
(except for RY/BY#) are placed in the highest Impedance state
CC3
SS
IL
in “DC Characteristics” represents the CMOS standby current specification.
±0.3 V, the device draws CMOS standby current (I
but not within V
READY
(during Embedded Algorithms). The system can thus monitor RY/
S29PL127J/S29PL064J/S29PL032J for MCP
SS
±0.3 V, the standby current will be greater.
IH
RH
, output from the device is disabled. The output pins
after the RESET# pin returns to V
CE
) for read access when the device is in either
P r e l i m i n a r y
READY
(not during Embedded Algorithms).
CC4
). If RESET# is held
IH
.
S29PL127_064_032J_00_A1 May 21, 2004
CC5
IH
RP
in “DC
before
ACC
, the
+

Related parts for S71PL064JB0BFW0B0