S25FL016A0LMFI011 Spansion Inc., S25FL016A0LMFI011 Datasheet - Page 22

S25FL016A0LMFI011

Manufacturer Part Number
S25FL016A0LMFI011
Description
Manufacturer
Spansion Inc.
Datasheet

Specifications of S25FL016A0LMFI011

Cell Type
NOR
Density
16Mb
Access Time (max)
10ns
Interface Type
Serial (SPI)
Boot Type
Not Required
Address Bus
1b
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
SOIC W
Program/erase Volt (typ)
2.7 to 3.6V
Sync/async
Synchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
2M
Supply Current
19mA
Mounting
Surface Mount
Pin Count
8
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S25FL016A0LMFI011
Manufacturer:
SPANSION
Quantity:
236
Company:
Part Number:
S25FL016A0LMFI011
Quantity:
1 634
9.9
22
Sector Erase (SE)
The Sector Erase (SE) command sets all bits at all addresses within a specified sector to a logic 1. A WREN
command is required prior to writing the PP command.
The host system must drive CS# low, and then write the SE command plus three address bytes on SI. Any
address within the sector (see
driven low for the entire duration of the SE sequence. The command sequence is shown in
Table 9.4 on page
The host system must drive CS# high after the device has latched the 8th bit of the SE command, otherwise
the device does not execute the command. The SE operation begins as soon as CS# is driven high. The
device internally controls the timing of the operation, which requires a period of t
be read to check the value of the Write In Progress (WIP) bit while the SE operation is in progress. The WIP
bit is 1 during the SE operation, and is 0 when the operation is completed. The device internally resets the
Write Enable Latch to 0 before the operation completes (the exact timing is not specified).
The device does not execute an SE command that specifies a sector that is protected by the Block Protect
bits (BP2:BP0) (see
SCK
CS#
SCK
SI
CS#
CS#
SCK
SI
SO
SI
Mode 3
Mode 0
Hi-Z
Mode 3
Mode 0
MSB
40
7
41
6
25.
Table 7.1 on page
42
5
Data Byte 2
0
43
4
1
0
44
3
Figure 9.8 Page Program (PP) Command Sequence
Figure 9.9 Sector Erase (SE) Command Sequence
2
Command
2
45
Table 7.1 on page
1
3
1
46
4
2
0
Command
47 48 49 50 51 52 53 54 55
5
7
MSB
3
13).
S25FL016A
6
6
4
7
D a t a
5
23 22 21
MSB
8
Data Byte 3
5
4
13) is a valid address for the SE command. CS# must be
9
3
6
24-Bit Address
10
2
S h e e t
7
MSB
1
23 22
3
28
8
0
2
29
9
1
24-bit Address
21
30
10
MSB
0
7
31
MSB
7
6
32
S25FL016A_00_C4 February 27, 2009
28
6
3
5
Data Byte 256
33
29
5
4
2
34
Data Byte 1
4
SE
3
30
35 36 37 38 39
1
. The Status Register may
3
2
31
0
2
1
1
0
Figure 9.9
0
and

Related parts for S25FL016A0LMFI011