LH7A400N0F000B3A,5 NXP Semiconductors, LH7A400N0F000B3A,5 Datasheet - Page 34

no-image

LH7A400N0F000B3A,5

Manufacturer Part Number
LH7A400N0F000B3A,5
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LH7A400N0F000B3A,5

Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Processing Unit
Microprocessor
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (typ)
1.8V
Operating Supply Voltage (max)
1.89V
Package Type
LFBGA
Pin Count
256
Mounting
Surface Mount
Rad Hardened
No
Lead Free Status / RoHS Status
Compliant
LH7A400
34
A[27:0]
D[31:0]
nCS[7:0]
SA[13:0]
SA[17:16]/SB[1:0]
D[31:0]
nCAS
nRAS
nSWE
SCKE[1:0]
DQM[3:0]
nSCS[3:0]
nPCREG
D[31:0]
nPCCE1
nPCCE2
nPCOE
nPCWE
PCDIR
SIGNAL
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
TYPE
Input
Input
Input
ASYNCHRONOUS MEMORY INTERFACE SIGNALS (+ [wait states × HCLK period])
LOAD
50 pF
50 pF
50 pF
30 pF
50 pF
50 pF
50 pF
30 pF
30 pF
30 pF
30 pF
30 pF
30 pF
30 pF
50 pF
30 pF
30 pF
30 pF
30 pF
30 pF
PCMCIA INTERFACE SIGNALS (+ wait states × HCLK period)
tOVDREG
tOHDREG
SYMBOL
tOHSDW
tOVSDW
tOVPCD
tOHPCD
tOVCE1
tOHCE1
tOVCE2
tOHCE2
tOHWE
tDVWE
tDHWE
tOVDQ
tOHOE
tOVWE
tDHBE
tDSCS
tDHCS
tDSOE
tDHOE
tDHBE
tAHCS
tOVCA
tOHCA
tOVRA
tOHRA
tOVSC
tOHSC
tOVOE
tDVBE
tDSBE
tAVCS
tOHA
tOHD
tOVD
tOVC
tOVD
tOHD
SYNCHRONOUS MEMORY INTERFACE SIGNALS
tOVA
tOVB
tIHD
tIHD
tWC
tWS
tISD
tISD
tRC
tCS
Table 12. AC Signal Characteristics
Rev. 01 — 16 July 2007
4 × tHCLK – 7.0 ns
4 × tHCLK – 7.0 ns
2 × tHCLK – 3.0 ns
4 × tHCLK – 5 ns
4 × tHCLK – 5 ns
4 × tHCLK – 5 ns
4 × tHCLK – 5 ns
4 × tHCLK – 5 ns
3 × tHCLK – 5 ns
3 × tHCLK – 5 ns
4 × tHCLK – 5 ns
NXP Semiconductors
tHCLK – 6.0 ns
tHCLK – 7.0 ns
tHCLK – 5.0 ns
tHCLK – 7.0 ns
tHCLK – 4.0 ns
1.5
1.5
1.0
1.5
1.5
1.5
1.5
tHCLK ns
tHCLK
3
1.5ns
3
3
15 ns
15 ns
15 ns
MIN.
0 ns
0 ns
0 ns
2 ns
2 ns
2 ns
2 ns
2 ns
2 ns
2 ns
/1.5
/2.5
/1.5
3
3
3
3
/2
/2
/2
/2
4
4
4
4
4
4
4
ns
ns
ns
ns
ns
ns
ns
4 × tHCLK + 7.5 ns
4 × tHCLK + 7.5 ns
2 × tHCLK + 3.0 ns
tHCLK – 2.0 ns
tHCLK + 2.0 ns
tHCLK – 1.0 ns
tHCLK + 3.0 ns
tHCLK + 4.5 ns
tHCLK - 10 ns
tHCLK + 1 ns
tHCLK + 1 ns
5.5
5.5
5.5
5.5
5.5
5.5
5.5
5.5
5.5
tHCLK ns
tHCLK
tHCLK
tHCLK
tHCLK
tHCLK
tHCLK
MAX.
3
3
3
3
3
3
3
3
3
/7.5
/7.5
/7.5
/7.5
/7.5
/7.5
/7.5
/7.5
/7.5
4
4
4
4
4
4
4
4
4
ns
ns
ns
ns
ns
ns
ns
ns
ns
Read Cycle Time
Write Cycle Time
Wait State Width
Data Valid to Write Edge (nWE invalid)
Data Hold after Write Edge (nWE invalid)
Data Valid to nBLE Invalid
Data Hold after nBLE Invalid
Data Setup to nCSx Invalid
Data Hold to nCSx Invalid
Data Setup to nOE Invalid
Data Hold to nOE Invalid
Data Setup to nBLE Invalid
Data Hold to nBLE Invalid
nCSx Width
Address Valid to nCSx Valid
Address Hold after nCSx Invalid
Address Valid
Address Hold
Bank Select Valid
Data Hold
Data Valid
Data Setup
Data Hold
CAS Valid
CAS Hold
RAS Valid
RAS Hold
Write Enable Valid
Write Enable Hold
Clock Enable Valid
Data Mask Valid
Synchronous Chip Select Valid
Synchronous Chip Select Hold
nREG Valid
nREG Hold
Data Valid
Data Hold
Data Setup Time
Data Hold Time
Chip Enable 1 Valid
Chip Enable 1 Hold
Chip Enable 2 Valid
Chip Enable 2 Hold
Output Enable Valid
Output Enable Hold
Write Enable Valid
Write Enable Hold
Card Direction Valid
Card Direction Hold
32-Bit System-on-Chip
Preliminary data sheet
DESCRIPTION
1

Related parts for LH7A400N0F000B3A,5