IDT8535-01PGGI8 IDT, Integrated Device Technology Inc, IDT8535-01PGGI8 Datasheet - Page 8

no-image

IDT8535-01PGGI8

Manufacturer Part Number
IDT8535-01PGGI8
Description
IC FANOUT BUFFER LVPECL 20-TSSOP
Manufacturer
IDT, Integrated Device Technology Inc
Type
Fanout Buffer (Distribution), Multiplexerr
Datasheet

Specifications of IDT8535-01PGGI8

Number Of Circuits
1
Ratio - Input:output
2:4
Differential - Input:output
No/Yes
Input
LVCMOS, LVTTL
Output
LVPECL
Frequency - Max
266MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-TSSOP
Frequency-max
266MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
8535-01PGGI8
TERMINATION FOR LVPECL OUTPUTS
ground) or current sources must be used for functionality. These outputs are designed to drive 50Ω transmission lines. Matched impedance techniques should
be used to maximize operating frequency and minimize signal distortion. The diagrams below show two different layouts which are recommended only as
guidelines. Other suitable clock layouts may exist. It is recommended that the board designers simulate to guarantee compatibility across all printed circuit and
clock component process variations.
APPLICATION INFORMATION
IDT8535-01
LOW SKEW, 1-TO-4 LVCMOS-TO-3.3V LVPECL
R
The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.
F
TT
OUT
=
and xF
F
(V
OUT
OH
+ V
OUT
LVPECL Output Termination, layout A
OL
are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to
1
/ V
DD
- 2) - 2
Zo = 50Ω
Zo = 50Ω
Zo
50Ω
R
TT
50Ω
V
DD
F
- 2V
IN
8
F
OUT
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
LVPECL Output Termination, layout B
Zo = 50Ω
Zo = 50Ω
3
5
2
2
Zo
Zo
3.3V
3
5
2
2
Zo
Zo
F
IN

Related parts for IDT8535-01PGGI8