ICS8534BMI-13LFT IDT, Integrated Device Technology Inc, ICS8534BMI-13LFT Datasheet - Page 7

no-image

ICS8534BMI-13LFT

Manufacturer Part Number
ICS8534BMI-13LFT
Description
IC FANOUT BUFFER 1-4 16-SOIC
Manufacturer
IDT, Integrated Device Technology Inc
Series
HiPerClockS™r
Type
Fanout Buffer (Distribution), Multiplexerr
Datasheet

Specifications of ICS8534BMI-13LFT

Number Of Circuits
1
Ratio - Input:output
2:4
Differential - Input:output
No/Yes
Input
LVCMOS, LVTTL, Crystal
Output
LVCMOS, LVPECL
Frequency - Max
266MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-SOIC
Frequency-max
266MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
8534BMI-13LFT
IDT
The spectral purity in a band at a specific offset from the
fundamental compared to the power of the fundamental is called
the dBc Phase Noise. This value is normally expressed using a
Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise power
present in a 1Hz band at a specified offset from the fundamental
frequency to the power value of the fundamental. This ratio is
expressed in decibels (dBm) or a ratio of the power in the 1Hz
As with most timing specifications, phase noise measurements
has issues relating to the limitations of the equipment. Often the
noise floor of the equipment is higher than the noise floor of the
ICS8534I-13
1-TO-4, CRYSTAL OSCILLATOR/LVCMOS-TO-3.3V LVPECL/LVCMOS FANOUT BUFFER
/ ICS
3.3V LVPECL/LVCMOS FANOUT BUFFER
A
O
DDITIVE
FFSET
F
ROM
P
HASE
7
C
band to the power in the fundamental. When the required offset
is specified, the phase noise is called a dBc value, which simply
means dBm at a specified offset from the fundamental. By
investigating jitter in the frequency domain, we get a better
understanding of its effects on the desired application over the
entire time record of the signal. It is mathematically possible to
calculate an expected bit error rate given a phase noise plot.
device. This is illustrated above. The device meets the noise floor
of what is shown, but can actually be lower. The phase noise is
dependant on the input source and measurement equipment.
ARRIER
J
ITTER
F
REQUENCY
(H
Z
)
155.52MHz (12kHz to 20MHz)
ICS8534BMI-13 REV. B MAY 16, 2008
Additive Phase Jitter
= 0.16ps typical
PRELIMINARY
@

Related parts for ICS8534BMI-13LFT