IDT82V3255TFG IDT, Integrated Device Technology Inc, IDT82V3255TFG Datasheet - Page 18

no-image

IDT82V3255TFG

Manufacturer Part Number
IDT82V3255TFG
Description
IC PLL WAN SMC STRATUM 3 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Type
PLL Clock Generatorr
Datasheet

Specifications of IDT82V3255TFG

Input
CMOS, LVDS, PECL
Output
CMOS, LVDS, PECL
Frequency - Max
622.08MHz
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Frequency-max
622.08MHz
Function
Wan PLL
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Package Type
TQFP
Pin Count
64
Mounting
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
82V3255TFG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT82V3255TFG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT82V3255TFG
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT82V3255TFG8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Company:
Part Number:
IDT82V3255TFG8
Quantity:
920
Company:
Part Number:
IDT82V3255TFG8
Quantity:
491
3.3
3.3.1
lowing technologies:
supported:
clock sources can be from T1, T2 or T3.
automatically detect whether the signal is PECL or LVDS. The clock
sources can be from T1, T2 or T3.
Functional Description
IDT82V3255
Altogether 5 clocks and 3 frame sync signals are input to the device.
The device provides 5 input clock ports.
According to the input port technology, the input ports support the fol-
According to the input clock source, the following clock sources are
IN1_CMOS ~ IN3_CMOS support CMOS input signal only and the
IN1_DIFF and IN2_DIFF support PECL/LVDS input signal only and
• PECL/LVDS
• CMOS
• T1: Recovered clock from STM-N or OC-n
• T2: PDH network synchronization timing
• T3: External synchronization reference timing
INPUT CLOCKS & FRAME SYNC SIGNALS
INPUT CLOCKS
18
Table 3: Related Bit / Register in Chapter 3.3
SONET / SDH frequency selection is controlled by the IN_SONET_SDH
bit. During reset, the default value of the IN_SONET_SDH bit is deter-
mined by the SONET/SDH pin: high for SONET and low for SDH. After
reset, the input signal on the SONET/SDH pin takes no effect.
3.3.2
EX_SYNC1 to EX_SYNC3 pins respectively. They are CMOS inputs.
The input frequency should match the setting in the SYNC_FREQ[1:0]
bits.
output signal synchronization. Refer to
Output Signals
SYNC_FREQ[1:0]
IN_SONET_SDH
For SDH and SONET networks, the default frequency is different.
Three 2 kHz, 4 kHz or 8 kHz frame sync signals are input on the
Only one of the three frame sync input signals is used for frame sync
Bit
FRAME SYNC INPUT SIGNALS
for details.
INPUT_MODE_CNFG
Register
Chapter 3.13.2 Frame SYNC
December 3, 2008
Address (Hex)
WAN PLL
09

Related parts for IDT82V3255TFG