PCF8583T/5,512 NXP Semiconductors, PCF8583T/5,512 Datasheet - Page 16

IC CLK/CALENDAR 240X8 RAM 8-SOIC

PCF8583T/5,512

Manufacturer Part Number
PCF8583T/5,512
Description
IC CLK/CALENDAR 240X8 RAM 8-SOIC
Manufacturer
NXP Semiconductors
Type
Clock/Calendar/NVSRAMr
Datasheet

Specifications of PCF8583T/5,512

Package / Case
8-SOIC (7.5mm Width)
Time Format
HH:MM:SS (12/24 hr)
Memory Size
240B
Date Format
YY-MM-DD
Interface
I²C, 2-Wire Serial
Voltage - Supply
1 V ~ 6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Function
Clock, Calendar, Alarm, Timer Interrupt
Rtc Memory Size
240 B
Supply Voltage (max)
6 V
Supply Voltage (min)
2.5 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Rtc Bus Interface
Serial
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935276539512
PCF8583TD
PCF8583TD
NXP Semiconductors
PCF8583
Product data sheet
Fig 16. System configuration
SCL
SDA
8.1.4 Acknowledge
TRANSMITTER
RECEIVER
MASTER
The number of data bytes transferred between the START and STOP conditions from
transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge
cycle.
Acknowledgement on the I
Fig 17. Acknowledgement on the I
A slave receiver, which is addressed, must generate an acknowledge after the
reception of each byte.
Also a master receiver must generate an acknowledge after the reception of each
byte that has been clocked out of the slave transmitter.
The device that acknowledges must pull-down the SDA line during the acknowledge
clock pulse, so that the SDA line is stable LOW during the HIGH period of the
acknowledge related clock pulse (set-up and hold times must be taken into
consideration).
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
by transmitter
data output
by receiver
data output
SCL from
master
RECEIVER
SLAVE
All information provided in this document is subject to legal disclaimers.
condition
START
Rev. 06 — 6 October 2010
S
2
C-bus is illustrated in
TRANSMITTER
RECEIVER
SLAVE
1
2
C-bus
Clock and calendar with 240 x 8-bit RAM
2
TRANSMITTER
Figure
MASTER
17.
not acknowledge
acknowledge
8
TRANSMITTER
RECEIVER
MASTER
acknowledgement
clock pulse for
PCF8583
© NXP B.V. 2010. All rights reserved.
mba605
9
mbc602
16 of 37

Related parts for PCF8583T/5,512