AD7699BCPZ Analog Devices Inc, AD7699BCPZ Datasheet - Page 20

IC ADC 8CH 16BIT 500KSPS 20LFCSP

AD7699BCPZ

Manufacturer Part Number
AD7699BCPZ
Description
IC ADC 8CH 16BIT 500KSPS 20LFCSP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7699BCPZ

Data Interface
DSP, MICROWIRE™, QSPI™, Serial, SPI™
Number Of Bits
16
Sampling Rate (per Second)
500k
Number Of Converters
1
Power Dissipation (max)
32mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-VFQFN, CSP Exposed Pad
Resolution (bits)
16bit
Sampling Rate
500kSPS
Input Channel Type
Pseudo Differential, Single Ended
Supply Voltage Range - Analog
4.5V To 5.5V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7699BCPZ
Manufacturer:
ADI
Quantity:
490
Part Number:
AD7699BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD7699
DIGITAL INTERFACE
The AD7699 uses a simple 4-wire interface and is compatible
with SPI, MICROWIRE™, QSPI™, digital hosts, and DSPs, for
example, Blackfin® ADSP-BF53x, SHARC®, ADSP-219x, and
ADSP-218x.
The interface uses the CNV, DIN, SCK, and SDO signals and
allows CNV, which initiates the conversion, to be independent
of the readback timing. This is useful in low jitter sampling or
simultaneous sampling applications.
A 14-bit register, CFG[13:0], is used to configure the ADC for
the channel to be converted, the reference selection, and other
components, which are detailed in the Configuration Register,
CFG section.
When CNV is low, reading/writing can occur during conversion,
acquisition, and spanning conversion (acquisition plus conver-
sion), as detailed in the following sections. The CFG word is
updated on the first 14 SCK rising edges, and conversion results
are output on the first 15 (or 16 if busy mode is selected) SCK
falling edges. If the CFG readback is enabled, an additional
14 SCK falling edges are required to output the CFG word
associated with the conversion results, with the CFG MSB
following the LSB of the conversion result.
A discontinuous SCK is recommended because the part is
selected with CNV low, and SCK activity begins to write a new
configuration word and clock out data.
Note that in the following sections, the timing diagrams indicate
digital activity (SCK, CNV, DIN, SDO) during the conversion.
However, due to the possibility of performance degradation,
digital activity should occur only prior to the safe data reading/
writing time, t
circuitry that can correct for an incorrect bit during this time.
From t
results may be corrupted. The user should configure the AD7699
and initiate the busy indicator (if desired) prior to t
possible to corrupt the sample by having SCK or DIN transitions
near the sampling instant. Therefore, it is recommended to keep
the digital pins quiet for approximately 30 ns before and 10 ns
after the rising edge of CNV, using a discontinuous SCK whenever
possible to avoid any potential performance degradation.
READING/WRITING DURING CONVERSION, FAST
HOSTS
When reading/writing during conversion (n), conversion
results are for the previous (n − 1) conversion, and writing the
CFG is for the next (n + 1) acquisition and conversion.
After the CNV is brought high to initiate conversion, it must be
brought low again to allow reading/writing during conversion.
Reading/writing should only occur up to t
time is limited, the host must use a fast SCK.
DATA
to t
DATA
CONV
, because the AD7699 provides error correction
, there is no error correction and conversion
DATA
and, because this
DATA
. It is also
Rev. 0 | Page 20 of 28
The SCK frequency required is calculated by
The time between t
activity should not occur, or sensitive bit decisions may be
corrupt.
READING/WRITING DURING ACQUISITION, ANY
SPEED HOSTS
When reading/writing after conversion, or during acquisition
(n), conversion results are for the previous (n − 1) conversion,
and writing is for the (n + 1) acquisition.
For the maximum throughput, the only time restriction is that
the reading/writing take place during the t
slow throughputs, the time restriction is dictated by throughput
required by the user, and the host is free to run at any speed.
Thus for slow hosts, data access must take place during the
acquisition phase.
READING/WRITING SPANNING CONVERSION, ANY
SPEED HOST
When reading/writing spanning conversion, the data access starts
at the current acquisition (n) and spans into the conversion (n).
Conversion results are for the previous (n − 1) conversion, and
writing the CFG register is for the next (n + 1) acquisition and
conversion.
Similar to reading/writing during conversion, reading/writing
should only occur up to t
the only time restriction is that reading/writing take place
during the t
For slow throughputs, the time restriction is dictated by the
user’s required throughput, and the host is free to run at any
speed. Similar to reading/writing during acquisition, for slow
hosts, the data access must take place during the acquisition
phase with additional time into the conversion.
Note that data access spanning conversion requires the CNV to
be driven high to initiate a new conversion, and data access is
not allowed when CNV is high. Thus, the host must perform
two bursts of data access when using this method.
CONFIGURATION REGISTER, CFG
The AD7699 uses a 14-bit configuration register (CFG[13:0]) as
detailed in Table 8 for configuring the inputs, the channel to be
converted, one-pole filter bandwidth, the reference, and the
channel sequencer. The CFG register is latched (MSB first) on
DIN with 14 SCK rising edges. CFG update is edge dependent,
allowing for asynchronous or synchronous hosts.
f
SCK
ACQ
Number
(min) + t
DATA
t
DATA
_
and t
SCK
DATA
DATA
CONV
time.
. For the maximum throughput,
_
Edges
is a safe time when digital
ACQ
(min) time. For

Related parts for AD7699BCPZ