X95840WV20I-2.7T1 Intersil, X95840WV20I-2.7T1 Datasheet - Page 10

no-image

X95840WV20I-2.7T1

Manufacturer Part Number
X95840WV20I-2.7T1
Description
IC XDCP QUAD 256TAP 10K 20-TSSOP
Manufacturer
Intersil
Series
XDCP™r
Datasheet

Specifications of X95840WV20I-2.7T1

Taps
256
Resistance (ohms)
10K
Number Of Circuits
4
Temperature Coefficient
45 ppm/°C Typical
Memory Type
Non-Volatile
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
20-TSSOP
Resistance In Ohms
10K
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
The X95840 is pre-programed with 80h in the four IVRs.
WR: Wiper Register, IVR: Initial value Register.
I
The X95840 supports a bidirectional I
protocol. The protocol defines any device that sends data
onto the bus as a transmitter and the receiving device as the
receiver. The device controlling the transfer is a master and
the device being controlled is the slave. The master always
initiates data transfers and provides the clock for both
transmit and receive operations. Therefore, the X95840
operates as a slave device in all applications.
All communication over the I
sending the MSB of each byte of data first.
Protocol Conventions
Data states on the SDA line can change only during SCL
LOW periods. SDA state changes during SCL HIGH are
reserved for indicating START and STOP conditions (See
Figure 15). On power up of the X95840 the SDA pin is in the
input mode.
All I
condition, which is a HIGH to LOW transition of SDA while
SCL is HIGH. The X95840 continuously monitors the SDA
and SCL lines for the START condition and does not
respond to any command until this condition is met (See
2
ADDRESS
C Serial Interface
2
C interface operations must begin with a START
8
7
6
5
4
3
2
1
0
SDA
SCL
General Purpose
NON-VOLATILE
TABLE 1. MEMORY MAP
IVR3
IVR2
IVR1
IVR0
START
2
10
C interface is conducted by
FIGURE 15. VALID DATA CHANGES, START, AND STOP CONDITIONS
Reserved
2
C bus oriented
Access Control
Not Available
VOLATILE
WR3
WR2
WR1
WR0
STABLE
DATA
CHANGE
DATA
X95840
STABLE
DATA
Figure 15). A START condition is ignored during the power
up sequence and during internal non-volatile write cycles.
All I
condition, which is a LOW to HIGH transition of SDA while
SCL is HIGH (See Figure 15). A STOP condition at the end
of a read operation, or at the end of a write operation to
volatile bytes only places the device in its standby mode. A
STOP condition during a write operation to a non-volatile
byte, initiates an internal non-volatile write cycle. The device
enters its standby state when the internal non-volatile write
cycle is completed.
An ACK, Acknowledge, is a software convention used to
indicate a successful data transfer. The transmitting device,
either master or slave, releases the SDA bus after
transmitting eight bits. During the ninth clock cycle, the
receiver pulls the SDA line LOW to acknowledge the
reception of the eight bits of data (See Figure 16).
The X95840 responds with an ACK after recognition of a
START condition followed by a valid Identification Byte, and
once again after successful receipt of an Address Byte. The
X95840 also responds with an ACK after receiving a Data
Byte of a write operation. The master must respond with an
ACK after receiving a Data Byte of a read operation
A valid Identification Byte contains 1010 as the four MSBs,
and the following three bits matching the logic values
present at pins A2, A1, and A0. The LSB in the Read/Write
bit. Its value is “1” for a Read operation, and “0” for a Write
operation. See Table 2.
(MSB)
2
1
C interface operations must be terminated by a STOP
TABLE 2. IDENTIFICATION BYTE FORMAT
0
Logic values at pins A2, A1, and A0 respectively
1
STOP
0
A2
A1
A0
(LSB)
R/W
July 5, 2006
FN8213.2

Related parts for X95840WV20I-2.7T1