EP1S20F672C7 Altera, EP1S20F672C7 Datasheet - Page 258

IC STRATIX FPGA 20K LE 672-FBGA

EP1S20F672C7

Manufacturer Part Number
EP1S20F672C7
Description
IC STRATIX FPGA 20K LE 672-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S20F672C7

Number Of Logic Elements/cells
18460
Number Of Labs/clbs
1846
Total Ram Bits
1669248
Number Of I /o
426
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Family Name
Stratix
Number Of Logic Blocks/elements
18460
# I/os (max)
426
Frequency (max)
420.17MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
18460
Ram Bits
1669248
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
672
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1113

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S20F672C7
Manufacturer:
SHARP
Quantity:
3 509
Part Number:
EP1S20F672C7
Manufacturer:
ALTERA
Quantity:
528
Part Number:
EP1S20F672C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S20F672C7
Manufacturer:
ALTERA
0
Part Number:
EP1S20F672C7
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S20F672C7L
Manufacturer:
ALTERA
0
Part Number:
EP1S20F672C7N
Manufacturer:
Harting
Quantity:
1 000
Part Number:
EP1S20F672C7N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S20F672C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S20F672C7N
Manufacturer:
ALTERA
0
f
frequency)
(LVDS,
LVPECL,
HyperTransport
technology)
f
W
f
operation
(LVDS,
LVPECL,
HyperTransport
technology)
HSCLK
HSCLK
HSDR
Table 4–125. High-Speed I/O Specifications for Flip-Chip Packages (Part 1 of 4)
Symbol
Device
(Clock
= f
HSDR
/
W = 4 to 30
(Serdes used)
W = 2 (Serdes
bypass)
W = 2 (Serdes
used)
W = 1 (Serdes
bypass)
W = 1 (Serdes
used)
J = 10
J = 8
J = 7
J = 4
J = 2
J = 1 (LVDS
and LVPECL
only)
Conditions
Tables 4–125
Min
150
100
300
300
300
300
300
100
100
10
50
-5 Speed Grade
and
Typ
4–126
Max
210
231
420
462
717
840
840
840
840
462
462
show the high-speed I/O timing for Stratix devices.
Min
150
100
300
300
300
300
300
100
100
10
50
-6 Speed Grade
Typ
Max
210
231
420
462
717
840
840
840
840
462
462
Notes
Min
150
100
300
300
300
300
300
100
100
10
50
(1),
-7 Speed Grade
(2)
Typ
Max
156
231
312
462
624
640
640
640
640
640
640
Min
150
100
300
300
300
300
300
100
100
10
50
-8 Speed Grade
Typ
115.5
Max
231
231
462
462
462
462
462
462
462
462
Mbps
Mbps
Mbps
Mbps
Mbps
Mbps
MHz
MHz
MHz
MHz
MHz
Unit

Related parts for EP1S20F672C7