EP2SGX30DF780I4N Altera, EP2SGX30DF780I4N Datasheet - Page 98

IC STRATIX II GX 30K 780-FBGA

EP2SGX30DF780I4N

Manufacturer Part Number
EP2SGX30DF780I4N
Description
IC STRATIX II GX 30K 780-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX30DF780I4N

Number Of Logic Elements/cells
33880
Number Of Labs/clbs
1694
Total Ram Bits
1369728
Number Of I /o
361
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2177

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX30DF780I4N
Manufacturer:
ALTERA
Quantity:
996
Part Number:
EP2SGX30DF780I4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX30DF780I4N
Manufacturer:
ALTERA
0
Part Number:
EP2SGX30DF780I4N
Manufacturer:
ALTERA
Quantity:
50
Part Number:
EP2SGX30DF780I4N
Manufacturer:
ALTERA
Quantity:
20 000
PLLs and Clock Networks
Figure 2–61. Global Clocking
2–90
Stratix II GX Device Handbook, Volume 1
CLK[3..0]
generated global clocks and asynchronous clears, clock enables, or other
control signals with large fanout.
pins driving global clock networks.
Regional Clock Network
There are eight regional clock networks (RCLK[7..0]) in each quadrant
of the Stratix II GX device that are driven by the dedicated
CLK[15..12]and CLK[7..0] input pins, by PLL outputs, or by internal
logic. The regional clock networks provide the lowest clock delay and
skew for logic contained in a single quadrant. The CLK pins
symmetrically drive the RCLK networks in a particular quadrant, as
shown in
Figure
Global Clock [15..0]
2–62.
CLK[7..4]
CLK[15..12]
Figure 2–61
Global Clock [15..0]
shows the 12 dedicated CLK
Altera Corporation
October 2007

Related parts for EP2SGX30DF780I4N