EP20K100EQC208-1 Altera, EP20K100EQC208-1 Datasheet - Page 18

IC APEX 20KE FPGA 100K 208-PQFP

EP20K100EQC208-1

Manufacturer Part Number
EP20K100EQC208-1
Description
IC APEX 20KE FPGA 100K 208-PQFP
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K100EQC208-1

Number Of Logic Elements/cells
4160
Number Of Labs/clbs
416
Total Ram Bits
53248
Number Of I /o
151
Number Of Gates
263000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-MQFP, 208-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K100EQC208-1
Manufacturer:
ALTERA
Quantity:
15
Part Number:
EP20K100EQC208-1
Manufacturer:
ALTERA20
Quantity:
273
Part Number:
EP20K100EQC208-1
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K100EQC208-1
Manufacturer:
ALTERA
0
Part Number:
EP20K100EQC208-1N
Manufacturer:
ALTERA
0
Part Number:
EP20K100EQC208-1X
Manufacturer:
ALTERA
Quantity:
139
Part Number:
EP20K100EQC208-1X
Manufacturer:
ALTERA
0
APEX 20K Programmable Logic Device Family Data Sheet
Figure 8. APEX 20K LE Operating Modes
Notes to
(1)
(2)
(3)
(4)
(5)
(6)
18
Normal Mode (1)
Arithmetic Mode
Counter Mode
LEs in normal mode support register packing.
There are two LAB-wide clock enables per LAB.
When using the carry-in in normal mode, the packed register feature is unavailable.
A register feedback multiplexer is available on LE1 of each LAB.
The DATA1 and DATA2 input signals can supply counter enable, up or down control, or register feedback signals for
LEs other than the second LE in an LAB.
The LAB-wide synchronous clear and LAB wide synchronous load affect all registers in an LAB.
data1 (5)
data2 (5)
data3 (data)
data1
data2
data3
data4
Figure
(4)
data1
data2
8:
Carry-In
Carry-In (3)
Carry-In
3-Input
3-Input
LUT
LUT
3-Input
3-Input
4-Input
LUT
LUT
LUT
Cascade-In
Cascade-In
Carry-Out
Carry-Out
Cascade-In
Cascade-Out
Cascade-Out
Cascade-Out
LAB-Wide
Synchronous
Load (6)
LAB-Wide
Clock Enable (2)
LAB-Wide
Synchronous
Clear (6)
LAB-Wide
Clock Enable (2)
LAB-Wide
Clock Enable (2)
D
ENA
CLRN
PRN
D
ENA
CLRN
PRN
Q
ENA
D
Q
CLRN
PRN
Q
Altera Corporation
LE-Out
LE-Out
LE-Out
LE-Out
LE-Out
LE-Out

Related parts for EP20K100EQC208-1