XA3S700A-4FGG400I Xilinx Inc, XA3S700A-4FGG400I Datasheet - Page 48

IC FPGA SPARTAN-3A 700K 400-FBGA

XA3S700A-4FGG400I

Manufacturer Part Number
XA3S700A-4FGG400I
Description
IC FPGA SPARTAN-3A 700K 400-FBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3A XAr
Datasheet

Specifications of XA3S700A-4FGG400I

Number Of Logic Elements/cells
13248
Number Of Labs/clbs
1472
Total Ram Bits
368640
Number Of I /o
311
Number Of Gates
700000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
400-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XA3S700A-4FGG400I
Manufacturer:
XILINX
Quantity:
624
Part Number:
XA3S700A-4FGG400I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XA3S700A-4FGG400I
Manufacturer:
XILINX
0
Part Number:
XA3S700A-4FGG400I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Master Serial and Slave Serial Mode Timing
Table 49: Timing for the Master Serial and Slave Serial Configuration Modes
48
(Input/Output)
Notes:
1.
2.
Clock-to-Output Times
T
Setup Times
T
Hold Times
T
Clock Timing
T
T
F
(Open-Drain)
CCO
DCC
CCD
CCH
CCL
CCSER
Symbol
PROG_B
The numbers in this table are based on the operating conditions set forth in
For serial configuration with a daisy-chain of multiple FPGAs, the maximum limit is 25 MHz.
(Output)
INIT_B
(Input)
(Input)
DOUT
CCLK
DIN
The time from the falling transition on the CCLK pin to data appearing at the
DOUT pin
The time from the setup of data at the DIN pin to the rising transition at the
CCLK pin
The time from the rising transition at the CCLK pin to the point when data is
last held at the DIN pin
High pulse width at the CCLK input pin
Low pulse width at the CCLK input pin
Frequency of the clock signal at the
CCLK input pin
Figure 11: Waveforms for Master Serial and Slave Serial Configuration
Description
T
DCC
Bit 0
No bitstream compression
With bitstream compression
www.xilinx.com
T
CCD
Bit 1
Table
8.
T
T
Master
Master
Master
Master
MCCL
Slave/
SCCL
Slave
Slave
Slave
Slave
Both
Both
Bit n
1/F
CCSER
T
CCO
Bit n-64
DS681 (v1.1) February 3, 2009
Bit n+1
-4 Speed Grade
Min
1.5
1.0
T
T
7
0
0
0
SCCH
MCCH
See
See
See
See
Product Specification
Bit n-63
Table 47
Table 48
Table 47
Table 48
Max
100
100
10
DS312-3_05_103105
Units
MHz
MHz
ns
ns
ns
R

Related parts for XA3S700A-4FGG400I