XC4VFX40-11FFG672I Xilinx Inc, XC4VFX40-11FFG672I Datasheet - Page 210

no-image

XC4VFX40-11FFG672I

Manufacturer Part Number
XC4VFX40-11FFG672I
Description
IC FPGA VIRTEX-4 FX 40K 672-FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-4r

Specifications of XC4VFX40-11FFG672I

Number Of Logic Elements/cells
41904
Number Of Labs/clbs
4656
Total Ram Bits
2654208
Number Of I /o
352
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
672-BBGA, FCBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC4VFX40-11FFG672I
Manufacturer:
AD
Quantity:
967
Part Number:
XC4VFX40-11FFG672I
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC4VFX40-11FFG672I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC4VFX40-11FFG672I
Manufacturer:
XILINX
0
Chapter 5: Configurable Logic Blocks (CLBs)
210
Clock Event 1: Write Operation
During a Write operation, the contents of the memory at the address on the ADDR inputs
are changed. The data written to this memory location is reflected on the X/Y outputs
synchronously.
This is also applicable to the XMUX, YMUX, XB, YB, C
T
Clock Event 2: Read Operation
All Read operations are asynchronous in distributed RAM. As long as WE is Low, the
address bus can be asserted at any time. The contents of the RAM on the address bus are
reflected on the X/Y outputs after a delay of length T
LUT). The address (F) is asserted after clock event 2, and the contents of the RAM at
address (F) are reflected on the output after a delay of length T
WOSX
At time T
enabling the RAM for the following Write operation.
At time T
the RAM.
At time T
of the RAM and is reflected on the X/XMUX output at time T
event 1.
, T
WOSXB
AS
DS
WS
, T
before clock event 1, the address (2) becomes valid at the F/G inputs of
or T
before clock event 1, the write-enable signal (WE) becomes valid-High,
WOSYB
CYCK
, and T
www.xilinx.com
before clock event 1, the DATA becomes valid (1) at the DI input
SHCKOF5
after clock event 1.
OUT
ILO
(propagation delay through a
, and F5 outputs at time T
UG070 (v2.6) December 1, 2008
ILO
Virtex-4 FPGA User Guide
SHCKO
.
after clock
WOSCO
,
R

Related parts for XC4VFX40-11FFG672I