XC5VSX50T-1FFG665C Xilinx Inc, XC5VSX50T-1FFG665C Datasheet - Page 251

IC FPGA VIRTEX-5 50K 665-FCBGA

XC5VSX50T-1FFG665C

Manufacturer Part Number
XC5VSX50T-1FFG665C
Description
IC FPGA VIRTEX-5 50K 665-FCBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 SXTr

Specifications of XC5VSX50T-1FFG665C

Total Ram Bits
4866048
Number Of Logic Elements/cells
52224
Number Of Labs/clbs
4080
Number Of I /o
360
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
665-BBGA, FCBGA
No. Of Logic Blocks
8160
No. Of Gates
50000
Family Type
Virtex-5 SXT
No. Of Speed Grades
1
No. Of I/o's
360
Clock Management
PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML506-UNI-G - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1568

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VSX50T-1FFG665C
Manufacturer:
XILINX
Quantity:
4
Part Number:
XC5VSX50T-1FFG665C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC5VSX50T-1FFG665C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VSX50T-1FFG665C
Manufacturer:
XILINX
0
Part Number:
XC5VSX50T-1FFG665C
Manufacturer:
XILINX
Quantity:
60
Part Number:
XC5VSX50T-1FFG665C
0
Company:
Part Number:
XC5VSX50T-1FFG665C
Quantity:
160
Part Number:
XC5VSX50T-1FFG665CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
HSTL_ II_DCI, HSTL_ IV_DCI, HSTL_ II_DCI_18, HSTL_ IV_DCI_18
HSTL_ II_T_DCI, HSTL_ II_T_DCI_18
DIFF_HSTL_ II, DIFF_HSTL_II_18
DIFF_HSTL_II_DCI, DIFF_HSTL_II_DCI_18
DIFF_HSTL_I, DIFF_HSTL_I_18
DIFF_HSTL_I_DCI, DIFF_HSTL_I_DCI_18
HSTL_II_DCI provides on-chip split thevenin termination powered from V
an equivalent termination voltage of V
to V
links.
HSTL_ II_T_DCI and HSTL_ II_T_DCI_18 provide on-chip split-thevenin termination
powered from V
standards are 3-stated. When not 3-stated, these two standards do not have termination.
Differential HSTL class II pairs complimentary single-ended HSTL_II type drivers with a
differential receiver. Differential HSTL class II is intended to be used in bidirectional links.
Differential HSTL can also be used for differential clock and DQS signals in memory
interface designs.
Differential HSTL class II pairs complimentary single-ended HSTL_II type drivers with a
differential receiver, including on-chip differential split-thevenin termination. Differential
HSTL class II is intended to be used in bidirectional links. Differential HSTL can also be
used for differential clock and DQS signals in memory interface designs.
Differential HSTL class I pairs complimentary single-ended HSTL_I type drivers with a
differential receiver. Differential HSTL class I is intended to be used in unidirectional links.
Differential HSTL class I pairs complimentary single-ended HSTL_I type drivers with a
differential receiver, including on-chip differential split-thevenin termination. Differential
HSTL class I is intended to be used in unidirectional links.
CCO
(V
TT
). HSTL_II_DCI and HSTL_IV_ DCI are intended to be used in bidirectional
CCO
that creates an equivalent termination voltage of V
www.xilinx.com
Specific Guidelines for I/O Supported Standards
CCO
/2. HSTL_IV_ DCI provides single termination
CCO
/2 when these
CCO
, creating
251

Related parts for XC5VSX50T-1FFG665C