CY7C64713-56LTXC Cypress Semiconductor Corp, CY7C64713-56LTXC Datasheet - Page 40

no-image

CY7C64713-56LTXC

Manufacturer Part Number
CY7C64713-56LTXC
Description
IC MCU USB PHERIPH FX1 56VQFN
Manufacturer
Cypress Semiconductor Corp
Series
EZ-USB FX1™r
Datasheet

Specifications of CY7C64713-56LTXC

Package / Case
56-VQFN Exposed Pad, 56-HVQFN, 56-SQFN, 56-DHVQFN
Applications
USB Microcontroller
Core Processor
8051
Program Memory Type
ROMless
Controller Series
CY7C647xx
Ram Size
16K x 8
Interface
I²C, USB, USART
Number Of I /o
24
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Mounting Style
SMD/SMT
Operating Temperature Range
0 C to + 70 C
Operating Supply Voltage
3.3 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
428-1681 - KIT USB FX1 DEVELOPMENT BOARD428-1677 - KIT DEVELOPMENT EZ-USB FX2LP428-1339 - KIT LOW SPEED PERSONALITY BOARD
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
428-2929

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C64713-56LTXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
CY7C64713-56LTXC
Quantity:
2 600
Slave FIFO Asynchronous Write
In the following figure, dashed lines indicate signals with programmable polarity.
In the following table, the Slave FIFO asynchronous parameter values use internal IFCLK setting at 48 MHz
Table 21. Slave FIFO Asynchronous Write Parameters with Internally Sourced IFCLK
Slave FIFO Synchronous Packet End Strobe
In the following figure, dashed lines indicate signals with programmable polarity.
The following table provides the Slave FIFO Synchronous Packet End Strobe Parameters with Internally Sourced IFCLK.
Table 22. Slave FIFO Synchronous Packet End Strobe Parameters with Internally Sourced IFCLK
Document #: 38-08039 Rev. *F
t
t
t
t
t
t
t
t
t
WRpwl
WRpwh
SFD
FDH
XFD
IFCLK
SPE
PEH
XFLG
Parameter
Parameter
SLWR Pulse LOW
SLWR Pulse HIGH
SLWR to FIFO DATA Setup Time
FIFO DATA to SLWR Hold Time
SLWR to FLAGS Output Propagation Delay
IFCLK Period
PKTEND to Clock Setup Time
Clock to PKTEND Hold Time
Clock to FLAGS Output Propagation Delay
Figure 23. Slave FIFO Synchronous Packet End Strobe Timing Diagram
SLWR/SLCS#
PKTEND
FLAGS
IFCLK
FLAGS
Figure 22. Slave FIFO Asynchronous Write Timing Diagram
DATA
Description
Description
t
WRpwl
t
SFD
t
XFD
t
t
SPE
FDH
t
WRpwh
t
PEH
t
XFLG
20.83
14.6
Min
Min
50
70
10
10
0
Max
Max
9.5
70
.
CY7C64713
Unit
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
Page 40 of 55
[16]
[+] Feedback

Related parts for CY7C64713-56LTXC