MPC5200BV400 Freescale Semiconductor, MPC5200BV400 Datasheet - Page 21

no-image

MPC5200BV400

Manufacturer Part Number
MPC5200BV400
Description
IC MPU 32BIT 400MHZ 272-PBGA
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MPC5200BV400

Processor Type
MPC52xx PowerPC 32-Bit
Speed
400MHz
Voltage
1.5V
Mounting Type
Surface Mount
Package / Case
272-PBGA
Family Name
MPC52xx
Device Core
PowerPC
Device Core Size
32b
Frequency (max)
400MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
1.5V
Operating Supply Voltage (max)
1.58V
Operating Supply Voltage (min)
1.42V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
272
Package Type
BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC5200BV400
Manufacturer:
VTI
Quantity:
2 397
Part Number:
MPC5200BV400
Manufacturer:
FREESCAL
Quantity:
526
Part Number:
MPC5200BV400
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
1.3.6.4
1.3.7
The PCI interface on the MPC5200B is designed to PCI Version 2.2 and supports 33 MHz and 66 MHz PCI operations. See the
PCI Local Bus Specification; the component section specifies the electrical and timing parameters for PCI components with the
intent that components connect directly together whether on the planar or an expansion board, without any external buffers or
other “glue logic.” Parameters apply at the package pins, not at expansion board edge connectors.
The MPC5200B is always the source of the PCI CLK. The clock waveform must be delivered to each 33 MHz or 66 MHz PCI
component in the system.
environments.
Freescale Semiconductor
data
t
data
mem_clk
t
MDQS (Data Strobe)
Sym
DQSS
NOTE: Control Signals signals are composed of RAS, CAS, MEM_WE, MEM_CS, MEM_CS1, and CLK_EN
valid
hold
Control Signals
PCI
Table 22
MDQ (Data)
Memory Interface Timing-DDR SDRAM Write Command
MEM_CLK
MEM_CLK
Delay from write command to first
MDQ valid before rising edge of
MDQ valid after rising edge of
summarizes the clock specifications.
rising edge of MDQS
MEM_CLK period
Figure 9
Description
Write
MDQS
MDQS
t
DQSS
shows the clock waveform and required measurement points for 3.3 V signaling
Table 21. DDR SDRAM Memory Write Timing
Figure 8. DDR SDRAM Memory Write Timing
datavalid
datahold
MPC5200B Data Sheet, Rev. 4
Write
Min
7.5
1.0
1.0
Write
t
mem_clk
Max
Write
+ 0.4
Units
ns
ns
ns
ns
SpecID
A5.20
A5.21
A5.22
A5.23
21

Related parts for MPC5200BV400