ADAU1328BSTZ Analog Devices Inc, ADAU1328BSTZ Datasheet

IC CODEC 24BIT 2ADC/8DAC 48LQFP

ADAU1328BSTZ

Manufacturer Part Number
ADAU1328BSTZ
Description
IC CODEC 24BIT 2ADC/8DAC 48LQFP
Manufacturer
Analog Devices Inc
Type
General Purposer
Datasheet

Specifications of ADAU1328BSTZ

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 8
Sigma Delta
Yes
S/n Ratio, Adcs / Dacs (db) Typ
94 / 94
Dynamic Range, Adcs / Dacs (db) Typ
105 / 106
Voltage - Supply, Analog
3 V ~ 3.6 V
Voltage - Supply, Digital
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
Audio Codec Type
Stereo
No. Of Adcs
2
No. Of Dacs
8
No. Of Input Channels
2
No. Of Output Channels
8
Adc / Dac Resolution
24bit
Adcs / Dacs Signal To Noise Ratio
108dB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADAU1328BSTZ
Manufacturer:
ADI
Quantity:
150
Part Number:
ADAU1328BSTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADAU1328BSTZ-RL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
FEATURES
PLL generated or direct master clock
Low EMI design
108 dB DAC/107 dB ADC dynamic range and SNR
−94 dB THD + N
Single 3.3 V supply
Tolerance for 5 V logic inputs
Supports 24 bits and 8 kHz to 192 kHz sample rates
Differential ADC input
Single-ended DAC output
Log volume control with autoramp function
SPI® controllable for flexibility
Software controllable clickless mute
Software power-down
Right justified, left justified, I
Master and slave modes up to 16-channel in/out
48-lead LQFP
APPLICATIONS
Home theater systems
Set-top boxes
Digital audio effects processors
Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights of third parties that may result from its use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registered trademarks are the property of their respective owners.
2
S and TDM modes
ADAU1328
ADC
ADC
REFERENCE
PRECISION
VOLTAGE
FILTER
192kHz
48/96/
FUNCTIONAL BLOCK DIAGRAM
DEC
12.488MHz
SDATA
OUT
TIMING MANAGEMENT
SERIAL DATA PORT
(CLOCK AND PLL)
CONTROL DATA
DIGITAL AUDIO
INPUT/OUTPUT
AND CONTROL
INPUT/OUTPUT
CONTROL
Figure 1.
SPI/I
PORT
CLOCKS
2
C
SDATA
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.461.3113
GENERAL DESCRIPTION
The ADAU1328 is a high performance, single-chip codec that
provides two analog-to-digital converters (ADCs) with differential
input and eight digital-to-analog converters (DACs) with
single-ended output using the Analog Devices, Inc. patented
multibit sigma-delta (Σ-Δ) architecture. An SPI port is included,
allowing a microcontroller to adjust volume and many other
parameters. The ADAU1328 operates from 3.3 V digital and
analog supplies. The ADAU1328 is available in a 48-lead
(single-ended output) LQFP. Other members of this family
include a differential DAC output and I
The ADAU1328 is designed for low EMI. This consideration is
apparent in both the system and circuit design architectures.
By using the on-board PLL to derive the master clock from the
LR clock or from an external crystal, the ADAU1328 eliminates
the need for a separate high frequency master clock and can
also be used with a suppressed bit clock. The digital-to-analog
and analog-to-digital converters are designed using the latest
ADI continuous time architectures to further minimize EMI. By
using 3.3 V supplies, power consumption is minimized, further
reducing emissions.
IN
CONTROL
VOLUME
DIGITAL
6.144MHz
FILTER
AND
192 kHz, 24-Bit Codec
2 ADC/8 DAC with PLL,
DAC
DAC
DAC
DAC
DAC
DAC
DAC
DAC
©2006 Analog Devices, Inc. All rights reserved.
2
C® control port version.
ADAU1328
www.analog.com

Related parts for ADAU1328BSTZ

ADAU1328BSTZ Summary of contents

Page 1

FEATURES PLL generated or direct master clock Low EMI design 108 dB DAC/107 dB ADC dynamic range and SNR −94 dB THD + N Single 3.3 V supply Tolerance for 5 V logic inputs Supports 24 bits and 8 kHz ...

Page 2

ADAU1328 TABLE OF CONTENTS Features .............................................................................................. 1 Applications....................................................................................... 1 General Description ......................................................................... 1 Functional Block Diagram .............................................................. 1 Revision History ............................................................................... 2 Specifications..................................................................................... 3 Test Conditions............................................................................. 3 Analog Performance Specifications ........................................... 3 Crystal Oscillator Specifications................................................. 4 Digital Input/Output Specifications........................................... 4 ...

Page 3

SPECIFICATIONS TEST CONDITIONS Performance of all channels is identical, exclusive of the interchannel gain mismatch and interchannel phase deviation specifications. Supply Voltages (AVDD, DVDD) 3 Temperature Range As specified in Table 1 Master Clock 12.288 MHz (48 kHz ...

Page 4

ADAU1328 Parameter Interchannel Phase Deviation Volume Control Step Volume Control Range De-emphasis Gain Error Output Resistance at Each Pin REFERENCE Internal Reference Voltage External Reference Voltage Common-Mode Reference Output CRYSTAL OSCILLATOR SPECIFICATIONS Table 2. Parameter Transconductance DIGITAL INPUT/OUTPUT SPECIFICATIONS −40°C ...

Page 5

POWER SUPPLY SPECIFICATIONS Table 4. Parameter SUPPLIES Voltage Digital Current Normal Operation Power-Down Analog Current Normal Operation Power-Down DISSIPATION Operation All Supplies Digital Supply Analog Supply Power-Down, All Supplies POWER SUPPLY REJECTION RATIO Signal at Analog Supply Pins Conditions/Comments DVDD ...

Page 6

ADAU1328 DIGITAL FILTERS Table 5. Parameter ADC DECIMATION FILTER Pass Band Pass-Band Ripple Transition Band Stop Band Stop-Band Attenuation Group Delay DAC INTERPOLATION FILTER Pass Band Pass-Band Ripple Transition Band Stop Band Stop-Band Attenuation Group Delay TIMING SPECIFICATIONS −40°C < ...

Page 7

Parameter SPI PORT t CCH t CCL f CCLK t CDS t CDH t CLS t CLH t CLHIGH t COE t COD t COH t COTS DAC SERIAL PORT t DBH t DBL t DLS t DLH t DLS ...

Page 8

ADAU1328 ABSOLUTE MAXIMUM RATINGS Table 7. Parameter Analog (AVDD) Digital (DVDD) Input Current (Except Supply Pins) Analog Input Voltage (Signal Pins) Digital Input Voltage (Signal Pins) Operating Temperature Range (Case) Storage Temperature Range Stresses above those listed under Absolute Maximum ...

Page 9

PIN CONFIGURATION AND FUNCTION DESCRIPTIONS AGND MCLKI/XI MCLKO/XO AGND AVDD OL3 OR3 OL4 OR4 PD/RST DSDATA4 DGND Table 9. Pin Function Description Pin No. In/Out Mnemonic 1 I AGND 2 I MCLKI/ MCLKO/ AGND 5 I ...

Page 10

ADAU1328 Pin No. In/Out Mnemonic 26 I CCLK/SCL 27 I CLATCH/ADR1 28 O OL1 29 O OR1 30 O OL2 31 O OR2 32 I AGND 33 I AVDD 34 I AGND 35 O FILTR 36 I AGND 37 I ...

Page 11

TYPICAL PERFORMANCE CHARACTERISTICS 0.10 0.08 0.06 0.04 0.02 0 –0.02 –0.04 –0.06 –0.08 –0.10 0 2000 4000 6000 8000 10000 12000 FREQUENCY (Hz) Figure 3. ADC Pass-Band Filter Response, 48 kHz 0 –10 –20 –30 –40 –50 –60 –70 –80 ...

Page 12

ADAU1328 0.5 0.4 0.3 0.2 0.1 0 –0.1 –0.2 –0.3 –0.4 –0 FREQUENCY (kHz) Figure 9. DAC Pass-Band Filter Response, 192 kHz Rev Page –2 –4 –6 –8 ...

Page 13

THEORY OF OPERATION ANALOG-TO-DIGITAL CONVERTERS (ADCs) There are two ADC channels in the ADAU1328 configured as two stereo pairs with differential inputs. The ADCs can operate at a nominal sample rate of 48 kHz, 96 kHz, or 192 kHz. The ...

Page 14

ADAU1328 To maintain the highest performance possible recommended that the clock jitter of the internal master clock signal be limited to less than 300 ps rms time interval error (TIE). Even at these levels, extra noise or tones ...

Page 15

POWER SUPPLY AND VOLTAGE REFERENCE The ADAU1328 is designed for 3.3 V supplies. Separate power supply pins are provided for the analog and digital sections. These pins should be bypassed with 100 nF ceramic chip capacitors, as close to the ...

Page 16

ADAU1328 Table 11. Pin Function Changes in TDM and AUX Modes Mnemonic Stereo Modes ASDATA1 ADC1 Data Out ASDATA2 ADC2 Data Out DSDATA1 DAC1 Data In DSDATA2 DAC2 Data In DSDATA3 DAC3 Data In DSDATA4 DAC4 Data In ALRCLK ADC ...

Page 17

ALRCLK ABCLK DSDATA1 DAC L1 DAC R1 (TDM_IN) 4-ON-CHIP ADC CHANNELS ASDATA1 ADC L1 ADC R1 (TDM_OUT) 32 BITS MSB DLRCLK LEFT (AUX PORT) DBCLK (AUX PORT) DSDATA2 MSB (AUX1_IN) DSDATA3 MSB (AUX2_IN) ALRCLK ABCLK 4 ON-CHIP ADC CHANNELS AUXILIARY ...

Page 18

ADAU1328 ALRCLK ABCLK UNUSED SLOTS DSDATA1 EMPTY EMPTY EMPTY (TDM_IN) 4 ON-CHIP ADC CHANNELS ASDATA1 ADC L1 ADC R1 ADC L2 ADC R2 (TDM_OUT) DLRCLK (AUX PORT) DBCLK (AUX PORT) DSDATA2 MSB (AUX1_IN) DSDATA3 MSB (AUX2_IN) ASDATA2 MSB (AUX1_OUT) DSDATA4 ...

Page 19

DAISY-CHAIN MODE The ADAU1328 also allows a daisy-chain configuration to expand the system to 8 ADCs and 16 DACs (see Figure 18). In this mode, the DBCLK frequency is 512 f of the DAC TDM data stream belong to the ...

Page 20

ADAU1328 DLRCLK DBCLK 8 DAC CHANNELS OF THE FIRST IC IN THE CHAIN DSDATA1 DAC L1 DAC R1 (IN) DSDATA2 (OUT) DSDATA3 DAC L3 DAC R3 (IN) DSDATA4 (OUT) 32 BITS MSB FIRST SECOND ADAU1328 ADAU1328 Figure 19. Dual-Line DAC ...

Page 21

ALRCLK ABCLK 4 ADC CHANNELS OF SECOND IC IN THE CHAIN ASDATA1 (TDM_OUT OF THE SECOND ADAU1328 ADC L1 ADC R1 ADC L2 ADC R2 ADC L1 ADC R1 ADC L2 ADC R2 IN THE CHAIN) ASDATA2 (TDM_IN OF THE ...

Page 22

ADAU1328 t DBH DBCLK t DBL t DLS DLRCLK t DDS DSDATA LEFT-JUSTIFIED MSB MODE t DDH DSDATA 2 I S-JUSTIFIED MODE DSDATA RIGHT-JUSTIFIED MODE t ABH ABCLK t ABL t ALS ALRCLK t ABDD ASDATA LEFT-JUSTIFIED MSB MODE ASDATA ...

Page 23

Table 12. Pin Function Changes in TDM and AUX Modes (Replication of Table 11) Mnemonic Stereo Modes ASDATA1 ADC1 Data Out ASDATA2 ADC2 Data Out DSDATA1 DAC1 Data In DSDATA2 DAC2 Data In DSDATA3 DAC3 Data In DSDATA4 DAC4 Data ...

Page 24

ADAU1328 CONTROL REGISTERS DEFINITIONS 2 C and SPI ports. The global address for the ADAU1328 is 0x04, shifted left 1 bit due to the R/ W bit. However, The format is the same for ADR0 ...

Page 25

Table 16. PLL and Clock Control 1 Bit Value Function 0 0 PLL clock 1 MCLK 1 0 PLL clock 1 MCLK 2 0 Enabled 1 Disabled 3 0 Not locked 1 Locked 7:4 0000 Reserved DAC CONTROL REGISTERS Table ...

Page 26

ADAU1328 Table 19. DAC Control 2 Bit Value Function 0 0 Unmute 1 Mute 2:1 00 Flat 01 48 kHz curve 10 44.1 kHz curve 11 32 kHz curve 4 Reserved ...

Page 27

ADC CONTROL REGISTERS Table 22. ADC Control 0 Bit Value Function 0 0 Normal 1 Power-down 1 0 Off Unmute 1 Mute 3 0 Unmute 1 Mute 4 0 Unmute 1 Mute 5 0 Unmute 1 ...

Page 28

ADAU1328 Table 24. ADC Control 2 Bit Value Function 0 0 50/50 (allows 32-/24-/20-/16-BCLK/channel) 1 Pulse (32-BCLK/channel Drive out on falling edge (DEF) 1 Drive out on rising edge 2 0 Left low 1 Left high 3 0 ...

Page 29

ADDITIONAL MODES The ADAU1328 offers several additional modes for board level design enhancements. To reduce the EMI in board level design, serial data can be transmitted without an explicit BCLK. See Figure 27 for an example of a DAC TDM ...

Page 30

ADAU1328 APPLICATION CIRCUITS Typical applications circuits are shown in Figure 29 through Figure 32. Figure 29 shows a typical ADC input filter circuit. Recommended loop filters for LR clock and master clock as the PLL reference are shown in Figure ...

Page 31

... OUTLINE DIMENSIONS 1.45 1.40 1.35 0.15 0.05 VIEW A ROTATED 90° CCW ORDERING GUIDE Model Temperature Range 1 ADAU1328BSTZ −40°C to +85°C 1 ADAU1328BSTZ-RL −40°C to +85°C EVAL-ADAU1328EB Pb-free part. 0.75 1.60 0.60 MAX 0.45 0.20 0.09 7° 3.5° 12 0° ...

Page 32

ADAU1328 NOTES ©2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D06102-0-6/06(0) Rev Page ...

Related keywords