ISP1161ABD-T ST-Ericsson Inc, ISP1161ABD-T Datasheet - Page 89

no-image

ISP1161ABD-T

Manufacturer Part Number
ISP1161ABD-T
Description
IC USB HOST CTRL FULL-SPD 64LQFP
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1161ABD-T

Controller Type
USB 2.0 Controller
Interface
Parallel
Voltage - Supply
3.3V, 5V
Current - Supply
47mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1161ABD-T
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Philips Semiconductors
9397 750 13962
Product data
12.4.1 Bulk endpoints
12.4 End-Of-Transfer conditions
Table 72:
In DACK-only mode ISP1161A’s DC uses the DACK2 signal as a data strobe. Input
signals RD and WR are ignored. This mode is used in CPU systems that have a
single address space for memory and I/O access. Such systems have no separate
MEMW and MEMR signals: the RD and WR signals are also used as memory data
strobes.
A DMA transfer to/from a bulk endpoint can be terminated by any of the following
conditions (bit names refer to the DcDMAConfiguration register, see
External EOT:
DMA operation and clear any remaining data in the current FIFO. For a double-
buffered endpoint the other (inactive) buffer is not affected.
When writing to an IN endpoint, an EOT will stop the DMA operation and the data
packet in the FIFO (even if it is smaller than the maximum packet size) will be sent to
the USB host at the next IN token.
DcDMACounter register:
setting bit CNTREN in the DcDMAConfiguration register. The ISP1161A has a 16-bit
DcDMACounter register, which specifies the number of bytes to be transferred. When
DMA is enabled (DMAEN = 1), the internal DMA counter is loaded with the value from
Symbol
EOT
RD
WR
Fig 41. ISP1161A’s device controller in DACK-only DMA mode.
An external End-Of-Transfer signal occurs on input EOT
The DMA transfer completes as programmed in the DcDMACounter register
(CNTREN = 1)
A short packet is received on an enabled OUT endpoint (SHORTP = 1)
DMA operation is disabled by clearing bit DMAEN.
DACK-only mode: pin functions
CONTROLLER
Description
End-Of-Transfer
read strobe
write strobe
ISP1161A
DEVICE
When reading from an OUT endpoint, an external EOT will stop the
Rev. 03 — 23 December 2004
D0 to D15
DACK2
DREQ2
Full-speed USB single-chip host and device controller
An EOT from the DcDMACounter register is enabled by
RAM
I/O
I
I
I
…continued
DREQ
DACK
RD
WR
CONTROLLER
Function
DMA controller terminates the transfer
not used
not used
DMA
HLDA
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
HRQ
ISP1161A
HRQ
HLDA
CPU
Table
004aaa094
86):
88 of 134

Related parts for ISP1161ABD-T