DP83848TSQ/NOPB National Semiconductor, DP83848TSQ/NOPB Datasheet - Page 19

IC TXRX ETHERNET PHYTER 40-LLP

DP83848TSQ/NOPB

Manufacturer Part Number
DP83848TSQ/NOPB
Description
IC TXRX ETHERNET PHYTER 40-LLP
Manufacturer
National Semiconductor
Type
Transceiverr
Datasheets

Specifications of DP83848TSQ/NOPB

Number Of Drivers/receivers
1/1
Protocol
Ethernet
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Package / Case
40-LLP
Data Rate
100Mbps
Supply Voltage Range
3V To 3.6V
Logic Case Style
LLP
No. Of Pins
40
Operating Temperature Range
-40°C To +85°C
Msl
MSL 2 - 1 Year
Filter Terminals
SMD
Rohs Compliant
Yes
Data Rate Max
10Mbps
Driver Case Style
LLP
For Use With
DP83848T-MAU-EK - BOARD EVALUATION DP83848T
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
DP83848TSQTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DP83848TSQ/NOPB
Manufacturer:
TI
Quantity:
2 000
Part Number:
DP83848TSQ/NOPB
Manufacturer:
LT
Quantity:
807
Part Number:
DP83848TSQ/NOPB
0
2.5 Half Duplex vs. Full Duplex
The DP83848H supports both half and full duplex opera-
tion at both 10 Mb/s and 100 Mb/s speeds.
Half-duplex relies on the CSMA/CD protocol to handle col-
lisions and network access. In Half-Duplex mode, CRS
responds to both transmit and receive activity in order to
maintain compliance with the IEEE 802.3 specification.
Since the DP83848H is designed to support simultaneous
transmit and receive activity it is capable of supporting full-
duplex switched applications with a throughput of up to
200 Mb/s per port when operating in 100BASE-TX mode.
Because the CSMA/CD protocol does not apply to full-
duplex operation, the DP83848H disables its own internal
collision sensing and reporting functions and modifies the
behavior of Carrier Sense (CRS) such that it indicates
only receive activity. This allows a full-duplex capable
MAC to operate properly.
All modes of operation (100BASE-TX and 10BASE-T) can
run either half-duplex or full-duplex. Additionally, other
than CRS and Collision reporting, all remaining MII signal-
ing remains the same regardless of the selected duplex
mode.
It is important to understand that while Auto-Negotiation
with the use of Fast Link Pulse code words can interpret
and configure to full-duplex operation, parallel detection
can not recognize the difference between full and half-
duplex from a fixed 10 Mb/s or 100 Mb/s link partner over
twisted pair. As specified in the 802.3u specification, if a
far-end link partner is configured to a forced full duplex
100BASE-TX ability, the parallel detection state machine
in the partner would be unable to detect the full duplex
capability of the far-end link partner. This link segment
would negotiate to a half duplex 100BASE-TX configura-
tion (same scenario for 10 Mb/s).
19
2.6 Internal Loopback
The DP83848H includes a Loopback Test mode for facili-
tating system diagnostics. The Loopback mode is
selected through bit 14 (Loopback) of the Basic Mode
Control Register (BMCR). Writing 1 to this bit enables MII
transmit data to be routed to the MII receive outputs.
Loopback status may be checked in bit 3 of the PHY Sta-
tus Register (PHYSTS). While in Loopback mode the data
will not be transmitted onto the media. To ensure that the
desired operating mode is maintained, Auto-Negotiation
should be disabled before selecting the Loopback mode.
2.7 BIST
The DP83848H incorporates an internal Built-in Self Test
(BIST) circuit to accommodate in-circuit testing or diag-
nostics. The BIST circuit can be utilized to test the integ-
rity of the transmit and receive data paths. BIST testing
can be performed with the part in the internal loopback
mode or externally looped back using a loopback cable
fixture.
The BIST is implemented with independent transmit and
receive paths, with the transmit block generating a contin-
uous stream of a pseudo random sequence. The user can
select a 9 bit or 15 bit pseudo random sequence from the
PSR_15 bit in the PHY Control Register (PHYCR). The
received data is compared to the generated pseudo-ran-
dom data by the BIST Linear Feedback Shift Register
(LFSR) to determine the BIST pass/fail status.
The pass/fail status of the BIST is stored in the BIST sta-
tus bit in the PHYCR register. The status bit defaults to 0
(BIST fail) and will transition on a successful comparison.
If an error (mis-compare) occurs, the status bit is latched
and is cleared upon a subsequent write to the Start/Stop
bit.
For transmit VOD testing, the Packet BIST Continuous
Mode can be used to allow continuous data transmission,
setting BIST_CONT_MODE, bit 5, of CDCTRL1 (0x1Bh).
The number of BIST errors can be monitored through the
BIST Error Count in the CDCTRL1 (0x1Bh), bits [15:8].
www.national.com

Related parts for DP83848TSQ/NOPB