DSPIC33FJ256GP710-I/PF Microchip Technology Inc., DSPIC33FJ256GP710-I/PF Datasheet - Page 266

no-image

DSPIC33FJ256GP710-I/PF

Manufacturer Part Number
DSPIC33FJ256GP710-I/PF
Description
16 BIT MCU/DSP 100LD 40MIPS 256KB FLASH
Manufacturer
Microchip Technology Inc.
Type
DSPr
Datasheet

Specifications of DSPIC33FJ256GP710-I/PF

A/d Inputs
32-Channels, 12-Bit
Comparators
8
Cpu Speed
40 MIPS
Eeprom Memory
0 Bytes
Input Output
85
Interface
CAN/I2C/SPI/UART
Ios
85
Memory Type
Flash
Number Of Bits
16
Package Type
100-pin TQFP
Programmable Memory
256K Bytes
Ram Size
30K Bytes
Timers
9-16-bit, 4-32-bit
Voltage, Range
3-3.6
Lead Free Status / Rohs Status
RoHS Compliant part

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSPIC33FJ256GP710-I/PF
Manufacturer:
ISSI
Quantity:
101
Part Number:
DSPIC33FJ256GP710-I/PF
Manufacturer:
FREESCAL
Quantity:
150
Part Number:
DSPIC33FJ256GP710-I/PF
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
DSPIC33FJ256GP710-I/PF
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
DSPIC33FJ256GP710-I/PF
0
Company:
Part Number:
DSPIC33FJ256GP710-I/PF
Quantity:
29
dsPIC33F
21.3.6
When the DCI module is operating as a frame sync
slave (COFSD = 1), data transfers are controlled by the
Codec device attached to the DCI module. The
COFSM control bits control how the DCI module
responds to incoming COFS signals.
In the Multi-Channel mode, a new data frame transfer
will begin one CSCK cycle after the COFS pin is sam-
pled high (see Figure 21-2). The pulse on the COFS
pin resets the frame sync generator logic.
In the I
one CSCK cycle after a low-to-high or a high-to-low
transition is sampled on the COFS pin. A rising or fall-
ing edge on the COFS pin resets the frame sync
generator logic.
FIGURE 21-2:
FIGURE 21-3:
FIGURE 21-4:
DS70165D-page 264
Note:
2
S mode, a new data word will be transferred
SLAVE FRAME SYNC OPERATION
A 5-bit transfer is shown here for illustration purposes. The I
will be system dependent.
CSDO or CSDI
CSDI or CSDO
CSDI/CSDO
BIT_CLK
FRAME SYNC TIMING, MULTI-CHANNEL MODE
FRAME SYNC TIMING, AC-LINK START-OF-FRAME
I
2
CSCK
COFS
SYNC
S INTERFACE FRAME SYNC TIMING
CSCK
WS
MSb
MSb
bit 2
S12
S12
bit 1
Preliminary
S12
LSb
MSb
Tag
In the AC-Link mode, the tag slot and subsequent data
slots for the next frame will be transferred one CSCK
cycle after the COFS pin is sampled high.
The COFSG and WS bits must be configured to pro-
vide the proper frame length when the module is oper-
ating in the Slave mode. Once a valid frame sync pulse
has been sampled by the module on the COFS pin, an
entire data frame transfer will take place. The module
will not respond to further frame sync pulses until the
data frame transfer has completed.
bit 14
LSb MSb
Tag
2
S protocol does not specify word length – this
bit 13
Tag
LSb
© 2006 Microchip Technology Inc.
LSb

Related parts for DSPIC33FJ256GP710-I/PF