PIC18F45J10-I/ML Microchip Technology Inc., PIC18F45J10-I/ML Datasheet - Page 58

no-image

PIC18F45J10-I/ML

Manufacturer Part Number
PIC18F45J10-I/ML
Description
44 PIN, 32 KB FLASH, 1024 RAM
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC18F45J10-I/ML

A/d Inputs
13-Channel, 10-Bit
Comparators
2
Cpu Speed
10 MIPS
Eeprom Memory
0 Bytes
Input Output
32
Interface
I2C/SPI/UART/USART
Memory Type
Flash
Number Of Bits
8
Package Type
44-pin QFN
Programmable Memory
32K Bytes
Ram Size
1K Bytes
Speed
40 MHz
Timers
1-8 bit, 2-16 bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device
PIC18F45J10 FAMILY
5.3.4
The Special Function Registers (SFRs) are registers
used by the CPU and peripheral modules for controlling
the desired operation of the device. These registers are
implemented as static RAM. SFRs start at the top of
data memory (FFFh) and extend downward to occupy
the top half of Bank 15 (F80h to FFFh). A list of these
registers is given in Table 5-1 and Table 5-2.
TABLE 5-1:
DS39682B-page 56
Note 1:
Address
FEDh POSTDEC0
FECh
FFDh
FFCh
FEEh POSTINC0
FEBh
FEAh
FFEh
FFBh
FEFh
2:
3:
FFFh
FFAh
FE9h
FE8h
FE7h
FE6h POSTINC1
FE5h POSTDEC1
FE4h
FE3h
FE2h
FE1h
FE0h
FF9h
FF8h
FF7h
FF6h
FF5h
FF4h
FF3h
FF2h
FF1h
FF0h
This is not a physical register.
Unimplemented registers are read as ‘0’.
This register is not available in 28-pin devices.
SPECIAL FUNCTION REGISTERS
PREINC0
PREINC1
PLUSW0
PLUSW1
TBLPTRU
TBLPTRH
TBLPTRL
INTCON2
INTCON3
STKPTR
PCLATU
PCLATH
INTCON
INDF0
INDF1
TABLAT
PRODH
PRODL
FSR0H
FSR1H
FSR0L
WREG
FSR1L
SPECIAL FUNCTION REGISTER MAP FOR PIC18F45J10 FAMILY DEVICES
Name
TOSU
TOSH
TOSL
BSR
PCL
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
Address
FDDh POSTDEC2
FDCh
FCDh
FCCh
FDFh
FDEh POSTINC2
FDBh
FDAh
FCFh
FCEh
FCBh
FCAh
FD9h
FD8h
FD7h
FD6h
FD5h
FD4h
FD3h
FD2h
FD1h
FD0h
FC9h
FC8h
FC7h
FC6h
FC5h
FC4h
FC3h
FC2h
FC1h
FC0h
PREINC2
SSP1CON1
SSP1CON2
PLUSW2
SSP1STAT
SSP1ADD
WDTCON
SSP1BUF
OSCCON
ADCON0
ADRESH
ADCON1
ADCON2
ADRESL
INDF2
STATUS
TMR0H
TMR1H
T1CON
T2CON
FSR2H
TMR0L
T0CON
TMR1L
FSR2L
RCON
Name
TMR2
PR2
Preliminary
(2)
(2)
(1)
(1)
(1)
(1)
(1)
Address
associated with the “core” device functionality (ALU,
Registers related to the operation of a peripheral feature
The SFRs can be classified into two sets: those
Resets and interrupts) and those related to the periph-
eral functions. The reset and interrupt registers are
described in their respective chapters, while the ALU’s
STATUS register is described later in this section.
are described in the chapter for that peripheral.
The SFRs are typically distributed among the
peripherals whose functions they control. Unused SFR
locations are unimplemented and read as ‘0’s.
FBDh
FBCh
FADh
FBFh
FBEh
FBBh
FBAh
FAEh
FACh
FABh
FAAh
FB9h
FB8h
FB7h ECCP1DEL
FB6h
FB5h
FB4h
FB3h
FB2h
FB1h
FB0h
FAFh
FA9h
FA8h
FA7h
FA6h
FA5h
FA4h
FA3h
FA2h
FA1h
FA0h
ECCP1AS
BAUDCON
EECON2
CCP1CON
CCP2CON
CVRCON
SPBRGH
CCPR1H
CCPR2H
EECON1
CCPR1L
CCPR2L
CMCON
RCREG
SPBRG
TXREG
RCSTA
TXSTA
Name
IPR3
PIR3
IPR2
PIR2
PIE3
PIE2
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(1)
(3)
(3)
© 2006 Microchip Technology Inc.
Address
F9Dh
F9Ch
F8Dh
F9Eh
F9Bh
F9Ah
F8Eh
F8Ch
F8Bh
F8Ah
F9Fh
F8Fh
F99h
F98h
F97h
F96h
F95h
F94h
F93h
F92h
F91h
F90h
F89h
F88h
F87h SSP2STAT
F86h SSP2CON1
F85h SSP2CON2
F84h
F83h
F82h
F81h
F80h
SSP2ADD
SSP2BUF
PORTE
PORTD
TRISD
TRISE
LATD
PORTC
PORTB
LATE
PORTA
TRISC
TRISB
TRISA
Name
LATC
LATB
LATA
IPR1
PIR1
PIE1
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(2)
(3)
(3)
(3)
(3)
(3)
(3)
(3)
(3)
(3)
(3)

Related parts for PIC18F45J10-I/ML