A40MX04-PQ100M Actel, A40MX04-PQ100M Datasheet - Page 59

no-image

A40MX04-PQ100M

Manufacturer Part Number
A40MX04-PQ100M
Description
83MHZ/139MHZ 0.45UM TECHNOLOGY 3.3V/5V
Manufacturer
Actel
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
A40MX04-PQ100M
Manufacturer:
ACTEL
Quantity:
31
Table 33 •
Parameter Description
Input Module Propagation Delays
t
t
t
t
Input Module Predicted Routing Delays
t
t
t
t
t
Global Clock Network
t
t
t
t
t
t
t
t
f
Notes:
1. For dual-module macros, use t
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating
3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be
4. Set-up and hold timing parameters for the input buffer latch are defined with respect to the PAD and the D input. External setup/
5. Delays based on 35 pF loading.
INYH
INYL
INGH
INGL
IRD1
IRD2
IRD3
IRD4
IRD8
CKH
CKL
PWH
PWL
CKSW
SUEXT
HEXT
P
MAX
device performance. Post-route timing analysis or simulation is required to determine actual performance.
obtained from the Timer utility.
hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to
the G input subtracts (adds) to the internal setup (hold) time.
A42MX09 Timing Characteristics (Nominal 3.3V Operation) (Continued)
(Worst-Case Commercial Conditions, V
Pad-to-Y HIGH
Pad-to-Y LOW
G to Y HIGH
G to Y LOW
FO=1 Routing Delay
FO=2 Routing Delay
FO=3 Routing Delay
FO=4 Routing Delay
FO=8 Routing Delay
Input LOW to HIGH
Input HIGH to LOW
Minimum
Width HIGH
Minimum
Width LOW
Maximum Skew
Input Latch External
Set-Up
Input Latch External
Hold
Minimum Period
Maximum
Frequency
Pulse
Pulse
PD1
FO = 32
FO = 256
FO = 32
FO = 256
FO = 32
FO = 256
FO = 32
FO = 256
FO = 32
FO = 256
FO = 32
FO = 256
FO = 32
FO = 256
FO = 32
FO = 256
FO = 32
FO = 256
+ t
RD1
2
+ t
PDn
Min. Max. Min. Max. Min. Max. Min. Max. Min. Max.
‘–3’ Speed
1.7
1.9
1.7
1.9
0.0
0.0
3.3
3.7
5.6
6.1
, t
CO
CCA
+ t
177
161
1.5
1.2
1.8
1.8
2.8
3.2
3.5
3.9
5.2
4.1
4.5
5.0
5.4
0.4
0.4
RD1
= 3.0V, T
+ t
v6.0
‘–2’ Speed
PDn
1.9
2.1
1.9
2.1
0.0
0.0
3.7
4.1
6.2
6.8
, or t
J
= 70°C)
161
146
PD1
1.6
1.3
2.0
2.0
3.2
3.5
3.9
4.3
5.8
4.5
5.0
5.5
6.0
0.5
0.5
+ t
RD1
‘–1’ Speed
2.1
2.3
2.1
2.3
0.0
0.0
4.2
4.6
6.7
7.4
+ t
SUD
148
135
1.8
1.4
2.3
2.3
3.6
4.0
4.4
4.9
6.6
5.1
5.6
6.2
6.8
0.5
0.5
, whichever is appropriate.
‘Std’ Speed
2.5
2.7
2.5
2.7
0.0
0.0
4.9
5.5
7.8
8.5
40MX and 42MX FPGA Families
2.17
129
117
1.7
2.7
2.7
4.2
4.7
5.2
5.7
7.7
6.0
6.7
7.3
8.0
0.6
0.6
12.9
14.2
‘–F’ Speed
3.5
3.8
3.5
3.8
0.0
0.0
6.9
7.6
10.8
10.2
11.2
3.0
2.4
3.7
3.7
5.9
6.6
7.3
8.0
8.4
9.3
0.9
0.9
77
70
Units
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
1-53

Related parts for A40MX04-PQ100M