PIC18F45J10-I/PT Microchip Technology Inc., PIC18F45J10-I/PT Datasheet - Page 35

no-image

PIC18F45J10-I/PT

Manufacturer Part Number
PIC18F45J10-I/PT
Description
44 PIN, 32 KB FLASH, 1024 RAM
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC18F45J10-I/PT

A/d Inputs
13-Channel, 10-Bit
Comparators
2
Cpu Speed
10 MIPS
Eeprom Memory
0 Bytes
Input Output
32
Interface
I2C/SPI/UART/USART
Memory Type
Flash
Number Of Bits
8
Package Type
44-pin TQFP
Programmable Memory
32K Bytes
Ram Size
1K Bytes
Speed
40 MHz
Timers
1-8 bit, 2-16 bit
Voltage, Range
2-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F45J10-I/PT
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
PIC18F45J10-I/PT
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
PIC18F45J10-I/PT
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC18F45J10-I/PT
0
Company:
Part Number:
PIC18F45J10-I/PT
Quantity:
3 200
3.2.3
In RC_RUN mode, the CPU and peripherals are
clocked from the internal oscillator; the primary clock is
shut down. This mode provides the best power conser-
vation of all the Run modes, while still executing code.
It works well for user applications which are not highly
timing-sensitive or do not require high-speed clocks at
all times.
This mode is entered by setting SCS to ‘11’. When the
clock source is switched to the INTRC (see Figure 3-2),
the primary oscillator is shut down and the OSTS bit is
cleared.
FIGURE 3-2:
FIGURE 3-3:
© 2006 Microchip Technology Inc.
Peripheral
Program
Counter
INTRC
OSC1
Clock
Clock
Note 1: T
RC_RUN MODE
CPU Clock
CPU
Peripheral
Program
Counter
INTRC
OSC1
Clock
Q1
OST
SCS1:SCS0 bits Changed
Q2
TRANSITION TIMING TO RC_RUN MODE
TRANSITION TIMING FROM RC_RUN MODE TO PRI_RUN MODE
= 1024 T
PC
Q3
Q4
OSC
Q1
. These intervals are not shown to scale.
Q1
T
1
OST
(1)
PC
2
Q2
Clock Transition
3
OSTS bit Set
Q3
Preliminary
PC + 2
n-1
Q4
PIC18F45J10 FAMILY
On transitions from RC_RUN mode to PRI_RUN mode,
the device continues to be clocked from the INTRC
while the primary clock is started. When the primary
clock becomes ready, a clock switch to the primary
clock occurs (see Figure 3-3). When the clock switch is
complete, the OSTS bit is set and the primary clock is
providing the device clock. The IDLEN and SCS bits
are not affected by the switch. The INTRC source will
continue to run if either the WDT or the Fail-Safe Clock
Monitor is enabled.
n
Q1
Q2
PC + 2
Q3
Q2
Q4
Q3 Q4
Q1
Q1
PC + 4
Q2
PC + 4
Q2
DS39682B-page 33
Q3
Q3

Related parts for PIC18F45J10-I/PT