CY7B9334-270JXC Cypress Semiconductor Corp, CY7B9334-270JXC Datasheet - Page 19

IC RECEIVER HOTLINK 28-PLCC

CY7B9334-270JXC

Manufacturer Part Number
CY7B9334-270JXC
Description
IC RECEIVER HOTLINK 28-PLCC
Manufacturer
Cypress Semiconductor Corp
Series
HOTlink™r
Type
Transmitter and Receiverr
Datasheet

Specifications of CY7B9334-270JXC

Package / Case
28-PLCC
Protocol
Fibre Channel
Voltage - Supply
4.5V ~ 5.5V
Mounting Type
Surface Mount
Product
PHY
Supply Voltage (min)
4.5 V
Supply Current
0.155 A
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Number Of Channels
1
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
428-2908-5
CY7B9334-270JXC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7B9334-270JXC
Manufacturer:
CYPRESS
Quantity:
831
Part Number:
CY7B9334-270JXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7B9334-270JXCT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
BIST Mode
BIST mode functions as follows:
Document #: 38-02014 Rev. *B
1. Set BISTEN LOW to begin test pattern generation. Trans-
2. Set either ENA or ENN LOW to begin pattern sequence
mitter begins sending bit rate ...1010...
generation (use of the Enable pin not being used for normal
FIFO or system interface can minimize logic delays between
the controller and transmitter).
START
Tx
BEGIN
TEST
Rx
ERROR
START
TEST
LOOP
BIST
LOOP
BIST
Figure 7. Built In Self-Test Illustration
TEST
END
STOP
WITHIN SPEC.
WITHIN SPEC.
Tx
DON'T CARE
DON'T CARE
DON'T CARE
DON'T CARE
DON'T CARE
HIGH
LOW
LOW
8
8
Note: It may be advisable to send violation characters to test the
RVS output in the Receiver. This can be done by explicitly
sending a violation with the SVS input, or allowing the transmitter
BIST loop to run while the Receiver runs in normal mode. The
3. Allow the Transmitter to run through several BIST loops or
4. When testing is completed, set BISTEN HIGH and ENA and
until the Receiver test is complete. RP will pulse LOW once
per BIST loop, and can be used by an external counter to
monitor the number of test pattern loops.
ENN HIGH and resume normal function.
FOTO
MODE
CKW
RP
SC/D
D
SVS
ENA
ENN
BISTEN
REFCLK
MODE
RF
CKR
SC/D
Q
RVS
RDY
BISTEN
0 − 7
0 − 7
CY7B9234
CY7B9334
OUTC
OUTA
OUTB
INA
INB
A/B
SO
DON'T CARE
LOW
CY7B9234
CY7B9334
Page 19 of 36
[+] Feedback

Related parts for CY7B9334-270JXC