ST62T09CM6 STMicroelectronics, ST62T09CM6 Datasheet - Page 27

Microcontrollers (MCU) OTP EPROM 1K No Intf

ST62T09CM6

Manufacturer Part Number
ST62T09CM6
Description
Microcontrollers (MCU) OTP EPROM 1K No Intf
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST62T09CM6

Processor Series
ST62T0x
Core
ST6
Data Bus Width
8 bit
Program Memory Type
EPROM
Program Memory Size
1 KB
Data Ram Size
64 B
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
12
Number Of Timers
2
Operating Supply Voltage
3 V to 6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
SOP-20
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST62T09CM6
Manufacturer:
ST
0
Part Number:
ST62T09CM6
Quantity:
4 600
5.4 INTERRUPTS
The ST6 core may be interrupted by four maska-
ble interrupt sources, in addition to a Non Maska-
ble Interrupt (NMI) source. The interrupt process-
ing flowchart is shown in
Maskable interrupts must be enabled by setting
the GEN bit in the IOR register. However, even if
they are disabled (GEN bit = 0), interrupt events
are latched and may be processed as soon as the
GEN bit is set.
Each source is associated with a specific Interrupt
Vector, located in Program space (see
the vector location, the user must write a Jump in-
Figure 17. Interrupts Block Diagram
PB0...PB7
PA0...PA3
* Depending on device. See device summary on page 1.
NMI
I/O PORT REGISTER
“INPUT WITH INTERRUPT”
CONFIGURATION
CONFIGURATION
I/O PORT REGISTER
“INPUT WITH INTERRUPT”
A/D CONVERTER *
V D D
Figure
TIMER
(ADCR REGISTER)
(TSCR REGISTER)
18.
LATCH
(IOR REGISTER)
EOC BIT
TMZ BIT
EAI BIT
ETI BIT
Table
CLEARED BY H/W
AT START OF VECTOR #0 ROUTINE
CLEARED BY H/W
AT START OF
VECTOR #1 ROUTINE
ESB BIT
8). In
LATCH
CLEARED
BY H/W AT START OF
VECTOR #2 ROUTINE
struction to the associated interrupt service rou-
tine.
When an interrupt source generates an interrupt
request, the PC register is loaded with the address
of the interrupt vector, which then causes a Jump
to the relevant interrupt service routine, thus serv-
icing the interrupt.
Interrupt are triggered by events either on external
pins, or from the on-chip peripherals. Several
events can be ORed on the same interrupt vector.
On-chip peripherals have flag registers to deter-
mine which event triggered the interrupt.
LATCH
(IOR REGISTER)
ST6208C/ST6209C/ST6210C/ST6220C
(IOR REGISTER)
LES BIT
0
1
GEN BIT
VECTOR #0
VECTOR #1
VECTOR #3
VECTOR #4
VECTOR #2
EXIT FROM
STOP/WAIT
27/104
1

Related parts for ST62T09CM6