PCA9574PW,118 NXP Semiconductors, PCA9574PW,118 Datasheet - Page 15

IC I/O EXPANDER I2C 8B 16TSSOP

PCA9574PW,118

Manufacturer Part Number
PCA9574PW,118
Description
IC I/O EXPANDER I2C 8B 16TSSOP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCA9574PW,118

Package / Case
16-TSSOP
Interface
I²C, SMBus
Number Of I /o
8
Interrupt Output
Yes
Frequency - Clock
400kHz
Voltage - Supply
1.1 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Includes
POR
High Level Output Current
1 mA
Low Level Output Current
3 mA
Supply Voltage (max)
3.6 V
Supply Voltage (min)
1.1 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Maximum Power Dissipation
75 mW
Mounting Style
SMD/SMT
Number Of Circuits
Octal
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
935285149118
PCA9574PW-T
PCA9574PW-T
NXP Semiconductors
PCA9574_2
Product data sheet
8.3 Acknowledge
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold
time must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 11. Acknowledgement on the I
SCL from master
by transmitter
data output
by receiver
data output
Rev. 02 — 27 July 2009
condition
8-bit I
START
S
2
C-bus and SMBus, level translating, low voltage GPIO
2
C-bus
1
2
acknowledgement
not acknowledge
clock pulse for
acknowledge
8
PCA9574
© NXP B.V. 2009. All rights reserved.
002aaa987
9
15 of 32

Related parts for PCA9574PW,118