MT47H128M16RT-3:C Micron Technology Inc, MT47H128M16RT-3:C Datasheet
MT47H128M16RT-3:C
Specifications of MT47H128M16RT-3:C
Available stocks
Related parts for MT47H128M16RT-3:C
MT47H128M16RT-3:C Summary of contents
Page 1
DDR2 SDRAM MT47H512M4 – 64 Meg banks MT47H256M8 – 32 Meg banks MT47H128M16 – 16 Meg banks Features • +1.8V ±0.1V +1.8V ±0.1V DD ...
Page 2
Table 1: Key Timing Parameters Speed Grade -187E n/a -25E n/a -25 n/a -3E 400 -3 400 -37E 400 -5E 400 Table 2: Addressing Parameter Configuration 64 Meg banks Refresh count Row address ...
Page 3
FBGA Part Number System Due to space limitations, FBGA-packaged components have an abbreviated part marking that is different from the part number. For a quick conversion of an FBGA code, see the FBGA Part Marking Decoder on Micron’s Web site: ...
Page 4
Contents State Diagram .................................................................................................................................................. 9 Functional Description ................................................................................................................................... 10 Industrial Temperature .............................................................................................................................. 10 Automotive Temperature ........................................................................................................................... 11 General Notes ............................................................................................................................................ 11 Functional Block Diagrams ............................................................................................................................. 12 Ball Assignments and Descriptions ................................................................................................................. 15 Packaging ...................................................................................................................................................... 19 Package Dimensions .................................................................................................................................. 19 FBGA ...
Page 5
Off-Chip Driver (OCD) Impedance Calibration ............................................................................................ 84 Posted CAS Additive Latency (AL) ............................................................................................................... 84 Extended Mode Register 2 (EMR2) .................................................................................................................. 86 Extended Mode Register 3 (EMR3) .................................................................................................................. 87 Initialization .................................................................................................................................................. 88 ACTIVATE ...................................................................................................................................................... 91 READ ............................................................................................................................................................. 93 READ with Precharge ...
Page 6
List of Tables Table 1: Key Timing Parameters ...................................................................................................................... 2 Table 2: Addressing ......................................................................................................................................... 2 Table 3: FBGA 84-Ball – x16 and 60-Ball – x4, x8 Descriptions .......................................................................... 17 Table 4: Input Capacitance ............................................................................................................................ 23 Table 5: Absolute Maximum DC ...
Page 7
List of Figures Figure 1: 2Gb DDR2 Part Numbers ................................................................................................................... 2 Figure 2: Simplified State Diagram ................................................................................................................... 9 Figure 3: Functional Block Diagram – 512 Meg x 4 .......................................................................................... 12 Figure 4: Functional Block Diagram – 256 Meg x 8 ...
Page 8
Figure 51: READ-to-PRECHARGE – ...................................................................................................... 98 Figure 52: READ-to-PRECHARGE – ...................................................................................................... 98 Figure 53: Bank Read – Without Auto Precharge ............................................................................................ 100 Figure 54: Bank Read – with Auto Precharge .................................................................................................. 101 Figure 55: ...
Page 9
State Diagram Figure 2: Simplified State Diagram OCD default Setting (E)MRS MRS EMRS WRITE Writing WRITE A Writing with auto precharge 1. This diagram provides the basic command flow not comprehensive and does not Note: PDF: 09005aef824f87b6 2gbddr2.pdf ...
Page 10
... A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM during READs and by the memory controller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs. The x16 offering has two data strobes, one for the lower byte (LDQS, LDQS#) and one for the upper byte (UDQS, UDQS#). The DDR2 SDRAM operates from a differential clock (CK and CK#) ...
Page 11
Automotive Temperature The automotive temperature (AT) option, if offered, has two simultaneous require- ments: ambient temperature surrounding the device cannot be less than –40°C or greater than +105°C, and the case temperature cannot be less than –40°C or greater than ...
Page 12
... Functional Block Diagrams The DDR2 SDRAM is a high-speed CMOS, dynamic random access memory inter- nally configured as a multibank DRAM. Figure 3: Functional Block Diagram – 512 Meg x 4 ODT CKE Control CK logic CK# CS# RAS# CAS# WE# Refresh 15 Mode counter registers 18 15 A0–A14, Address ...
Page 13
... Bank 7 Bank 7 Bank 6 Bank 6 Bank 5 Bank 5 Bank 4 Bank 4 Bank 3 Bank 3 Bank 2 Bank 2 Bank 1 Bank 1 Bank 0 Bank 0 15 row- Memory array address 32,768 (32,768 x 256 x 32) latch Row- and address decoder MUX Sense amplifers 8,192 32 I/O gating 2 DM mask logic Bank control ...
Page 14
... Bank 7 Bank 7 Bank 6 Bank 6 Bank 5 Bank 5 Bank 4 Bank 4 Bank 3 Bank 3 Bank 2 Bank 2 Bank 1 Bank 1 Bank 0 Bank 0 14 row- Memory array address 16,384 latch (16,384 x 256 x 64) Row- and 64 decoder MUX Sense amplifier 16,384 64 I/O gating 2 DM mask logic Bank control 256 ...
Page 15
Ball Assignments and Descriptions Figure 6: 60-Ball FBGA – x4, x8 Ball Assignments (Top View NF, DQ6 C V DDQ D NF, DQ4 E V DDL F G BA2 ...
Page 16
Figure 7: 84-Ball FBGA – x16 Ball Assignments (Top View DQ14 C V DDQ D DQ12 DQ6 G V DDQ H DQ4 J V DDL K L BA2 ...
Page 17
... A[14:0] (x4, x8) dress and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE com- mand determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA[2:0]) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command ...
Page 18
Table 3: FBGA 84-Ball – x16 and 60-Ball – x4, x8 Descriptions (Continued) Symbol Type Description DQS, DQS# I/O Data strobe: Output with read data, input with write data for source synchronous oper- ation. Edge-aligned with read data, center-aligned with ...
Page 19
Packaging Package Dimensions Figure 8: 84-Ball FBGA Package (11.5mm x 14mm) – x16 Seating plane A 0.12 A 84X Ø0.45 Solder ball material: SAC305. Dimensions apply to solder balls post- reflow on Ø0. NSMD ball pads. 11.2 ...
Page 20
Figure 9: 84-Ball FBGA Package (9mm x 12.5mm) – x16 Seating plane A 0.12 A Nonconductive overmold 84X Ø0.45 Solder ball material: SAC305 (96.5% Sn, 3% Ag, 0.5% Cu). Dimensions apply to solder balls post-reflow Ø0.35 ...
Page 21
Figure 10: 60-Ball FBGA Package (11.5mm x 14mm) – x4, x8 Seating plane A 0.12 A 60X Ø0.45 Solder ball material: SAC305 Dimensions apply to solder balls post-reflow on Ø0.33 NSMD ball pads. 8 CTR 0.8 TYP ...
Page 22
Figure 11: 60-Ball FBGA Package (9mm x 11.5mm) – x4, x8 Seating plane A 0.12 A 60X Ø0.45 Solder ball material: SAC305 (96.5% Sn, 3% Ag, 0.5% Cu). Dimensions apply solder balls post- reflow on Ø0.35 ...
Page 23
FBGA Package Capacitance Table 4: Input Capacitance Parameter Input capacitance: CK, CK# Delta input capacitance: CK, CK# Input capacitance: BA[2:0], A[14:0] (A[13:0] on x16), CS#, RAS#, CAS#, WE#, CKE, ODT Delta input capacitance: Address balls, bank address balls, CS#, RAS#, ...
Page 24
Electrical Specifications – Absolute Ratings Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other condi- tions outside those indicated in ...
Page 25
Table 6: Temperature Limits Parameter Storage temperature Operating temperature – commercial Operating temperature – industrial 1. MAX storage case temperature T Notes: 2. MAX operating case temperature T 3. Device functionality is not guaranteed if the device exceeds maximum T ...
Page 26
Table 7: Thermal Impedance Die Rev Package Substrate 1 A 60-ball 2-layer 4-layer 84-ball 2-layer 4-layer 1 C 60-ball 2-layer 4-layer 84-ball 2-layer 4-layer 1. Thermal resistance data is based on a number of samples from multiple lots and should ...
Page 27
Electrical Specifications – Specifications and Conditions DD Table 8: General I Parameters DD I Parameters RCD ( RRD ( x4/x8 (1KB) DD ...
Page 28
Table 9: I Timing Patterns (8-Bank Interleave READ Operation) DD7 Speed Grade I Timing Patterns DD7 Timing patterns for 8-bank x4/x8 devices -5E A0 RA0 A1 RA1 A2 RA2 A3 RA3 A4 RA4 A5 RA5 A6 RA6 A7 RA7 -37E ...
Page 29
Table 10: DDR2 I Specifications and Conditions (Die Revision A) DD Notes 1–7 apply to the entire table Parameter/Condition Operating one bank active-precharge current RAS ...
Page 30
Table 10: DDR2 I Specifications and Conditions (Die Revision A) (Continued) DD Notes 1–7 apply to the entire table Parameter/Condition t t Burst refresh current mand at every RFC (I ) interval; CKE is HIGH, ...
Page 31
Table 11: DDR2 I Specifications and Conditions (Die Revision C) DD Notes 1–7 apply to the entire table Parameter/Condition Operating one bank active-precharge cur rent ...
Page 32
Table 11: DDR2 I Specifications and Conditions (Die Revision C) (Continued) DD Notes 1–7 apply to the entire table Parameter/Condition t t Burst refresh current command at every RFC (I ) interval; CKE is DD ...
Page 33
AC Timing Operating Specifications Table 12: AC Operating Specifications and Conditions Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 apply to the entire table +1.8V ...
Page 34
Table 12: AC Operating Specifications and Conditions (Continued) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 apply to the entire table +1.8V ±0.1V ...
Page 35
Table 12: AC Operating Specifications and Conditions (Continued) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 apply to the entire table +1.8V ±0.1V ...
Page 36
Table 12: AC Operating Specifications and Conditions (Continued) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 apply to the entire table +1.8V ±0.1V ...
Page 37
Table 12: AC Operating Specifications and Conditions (Continued) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 apply to the entire table +1.8V ±0.1V ...
Page 38
Table 12: AC Operating Specifications and Conditions (Continued) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 apply to the entire table +1.8V ±0.1V ...
Page 39
Table 12: AC Operating Specifications and Conditions (Continued) Not all speed grades listed may be supported for this device; refer to the title page for speeds supported; Notes: 1–5 apply to the entire table +1.8V ±0.1V ...
Page 40
All voltages are referenced to V Notes Tests for AC timing and electrical AC and DC characteristics may be conducted at nominal reference/supply DD voltage levels, but the related specifications and the operation of the ...
Page 41
The inputs to the DRAM must be aligned to the associated clock, that is, the actual clock that latches it in. Howev- er, the input timing (in ns) references to the following input parameters are determined by taking the ...
Page 42
Table 33 (page 65). Single-ended DQS data timing is referenced at DQS crossing V values for a single-ended DQS strobe are listed in Table 34 (page 65)–Table 36 (page 66) on Table 34 (page 65), Table 35 (page 66), ...
Page 43
The half-clock of AOFD’s 2.5 CK assumes a 50/50 clock duty cycle. This half-clock value must be derated by the amount of half-clock duty cycle error. For example, if the clock duty cycle was 47/53, t 0.03, ...
Page 44
AC and DC Operating Conditions Table 13: Recommended DC Operating Conditions (SSTL_18) All voltages referenced Parameter Supply voltage V supply voltage DDL I/O supply voltage I/O reference voltage I/O termination voltage (system) Notes ...
Page 45
ODT DC Electrical Characteristics Table 14: ODT DC Electrical Characteristics All voltages are referenced Parameter effective impedance value for 75Ω setting R TT EMR (A6, A2 effective impedance value for 150Ω setting R TT ...
Page 46
Input Electrical Characteristics and Operating Conditions Table 15: Input DC Logic Levels All voltages are referenced Parameter Input high (logic 1) voltage Input low (logic 0) voltage 1. V Note: Table 16: Input AC Logic Levels All ...
Page 47
Table 17: Differential Input Logic Levels All voltages referenced Parameter DC input signal voltage DC differential input voltage AC differential input voltage AC differential cross-point voltage Input midpoint voltage 1. V Notes ...
Page 48
Numbers in diagram reflect nominal values (V PDF: 09005aef824f87b6 2gbddr2.pdf – Rev. F 12/10 EN Input Electrical Characteristics and Operating Conditions 48 Micron Technology, Inc. reserves the right to change products or specifications without notice. 2Gb: x4, x8, x16 ...
Page 49
Output Electrical Characteristics and Operating Conditions Table 18: Differential AC Output Parameters Parameter AC differential cross-point voltage AC differential voltage swing 1. The typical value of V Note: Figure 15: Differential Output Signal Levels Table 19: ...
Page 50
Table 20: Output Characteristics Parameter Output impedance Pull-up and pull-down mismatch Output slew rate 1. Absolute specifications: 0°C ≤ T Notes: 2. Impedance measurement conditions for output source DC current Mismatch is an absolute value between pull-up and ...
Page 51
Output Driver Characteristics Figure 17: Full Strength Pull-Down Characteristics 120 100 Table 21: Full Strength Pull-Down Current (mA) Voltage (V) 0.0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 ...
Page 52
Figure 18: Full Strength Pull-Up Characteristics 0 –20 –40 –60 –80 –100 –120 Table 22: Full Strength Pull-Up Current (mA) Voltage (V) 0.0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5 1.6 1.7 ...
Page 53
Figure 19: Reduced Strength Pull-Down Characteristics Table 23: Reduced Strength Pull-Down Current (mA) Voltage (V) 0.0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5 1.6 ...
Page 54
Figure 20: Reduced Strength Pull-Up Characteristics 0 –10 –20 –30 –40 –50 –60 –70 Table 24: Reduced Strength Pull-Up Current (mA) Voltage (V) 0.0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5 1.6 ...
Page 55
Power and Ground Clamp Characteristics Power and ground clamps are provided on the following input-only balls: Address balls, bank address balls, CS#, RAS#, CAS#, WE#, ODT, and CKE. Table 25: Input Clamp Characteristics Voltage Across Clamp (V) 0.0 0.1 0.2 ...
Page 56
AC Overshoot/Undershoot Specification Some revisions will support the 0.9V maximum average amplitude instead of the 0.5V maximum average amplitude shown in Table 26 and Table 27. Table 26: Address and Control Balls Applies to address balls, bank address balls, CS#, ...
Page 57
Table 28: AC Input Test Conditions Parameter Input setup timing measurement reference level address balls, bank address balls, CS#, RAS#, CAS#, WE#, ODT, DM, UDM, LDM, and CKE Input hold timing measurement reference level address balls, bank address balls, CS#, ...
Page 58
Input Slew Rate Derating For all input signals, the total by adding the data sheet value, respectively. Example: t IS, the nominal slew rate for a rising signal, is defined as the slew rate between the last crossing of V ...
Page 59
Table 29: DDR2-400/533 Setup and Hold Time Derating Values ( Command/Address Slew Rate (V/ns) 4.0 3.5 3.0 2.5 2.0 1.5 1.0 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.25 0.2 0.15 0.1 PDF: 09005aef824f87b6 2gbddr2.pdf – Rev. F 12/10 EN ...
Page 60
Table 30: DDR2-667/800/1066 Setup and Hold Time Derating Values ( Command/ Address Slew 2.0 V/ns Rate (V/ns) Δ 4.0 +150 3.5 +143 3.0 +133 2.5 +120 2.0 +100 1.5 +67 1.0 0 0.9 –5 0.8 –13 0.7 –22 ...
Page 61
Figure 24: Nominal Slew Rate for CK# V DDQ V IH(AC)min V IH(DC)min V REF(DC) V IL(DC)max V IL(AC)max Setup slew rate falling signal Figure 25: Tangent Line for CK# V DDQ V IH(AC)min V IH(DC)min V REF(DC) V IL(DC)max ...
Page 62
Figure 26: Nominal Slew Rate for CK# V DDQ V IH(AC)min V IH(DC)min V REF(DC) V IL(DC)max V IL(AC)max V Figure 27: Tangent Line for V IH(AC)min V IH(DC)min V REF(DC) V IL(DC)max V IL(AC)max Hold slew rate rising signal ...
Page 63
Table 31: DDR2-400/533 DS, All units are shown in picoseconds DQ 4.0 V/ns 3.0 V/ns Slew Δ Δ Δ Δ Rate (V/ns 2.0 125 45 125 45 1 ...
Page 64
Table 32: DDR2-667/800/1066 All units are shown in picoseconds DQ 2.8 V/ns 2.4 V/ns Slew Δ Δ Δ Δ Rate (V/ns 2.0 100 63 100 63 1 1.0 ...
Page 65
Table 33: Single-Ended DQS Slew Rate Derating Values Using Reference points indicated in bold; Derating values are to be used with base 2.0 V/ns 1.8 V/ (V/ns 2.0 130 53 130 ...
Page 66
Table 35: Single-Ended DQS Slew Rate Fully Derated (DQS Reference points indicated in bold 2.0 V/ns 1.8 V/ (V/ns 2.0 355 341 355 341 1.5 364 340 364 ...
Page 67
Figure 28: Nominal Slew Rate for DQS 1 DQS DDQ V IH(AC)min V IH(DC)min V REF(DC) V IL(DC)max V IL(AC)max V 1. DQS, DQS# signals must be monotonic between V Note: Figure 29: Tangent Line for DQS 1 ...
Page 68
Figure 30: Nominal Slew Rate for DQS 1 DQS DDQ V IH(AC)min V IH(DC)min V REF(DC) V IL(DC)max V IL(AC)max V 1. DQS, DQS# signals must be monotonic between V Note: Figure 31: Tangent Line for DQS 1 ...
Page 69
Figure 32: AC Input Test Signal Waveform Command/Address Balls Logic levels V levels REF Figure 33: AC Input Test Signal Waveform for Data with DQS, DQS# (Differential) Logic levels V levels REF PDF: 09005aef824f87b6 2gbddr2.pdf – Rev. F 12/10 EN ...
Page 70
Figure 34: AC Input Test Signal Waveform for Data with DQS (Single-Ended) Logic levels V levels REF Figure 35: AC Input Test Signal Waveform (Differential PDF: 09005aef824f87b6 2gbddr2.pdf – Rev. F 12/10 EN DQS t DS ...
Page 71
Commands Truth Tables The following tables provide a quick reference of available DDR2 SDRAM commands, including CKE power-down modes and bank-to-bank commands. Table 37: Truth Table – DDR2 Commands Notes: 1–3 apply to the entire table Previous Function Cycle LOAD ...
Page 72
Bank addresses (BA) determine which bank operated upon. BA during a LOAD 7. SELF REFRESH exit is asynchronous. 8. Burst reads or writes cannot be terminated or interrupted. See Figure 49 9. ...
Page 73
The following states must not be interrupted by any executable command (DESELECT or 6. All states and sequences not shown are illegal or reserved. 7. Not bank-specific; requires that all banks are idle and bursts are not in progress. ...
Page 74
Table 39: Truth Table – Current State Bank n – Command to Bank m Notes: 1–6 apply to the entire table Current State CS# RAS# Any Idle X X Row L L active, active ...
Page 75
REFRESH and LOAD MODE commands may only be issued when all banks are idle. 5. Not used. 6. All states and sequences not shown are illegal or reserved. 7. READs or WRITEs listed in the Command/Action column include READs ...
Page 76
... AL clock cycles. Input data appearing on the DQ is written to the memory array subject to the DM input logic level appearing coincident with the data given DM signal is registered LOW, the corresponding data will be written to memory; if the DM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location (see Figure 66 (page 113)) ...
Page 77
PRECHARGE The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row activation a specified time ( concurrent auto precharge, where ...
Page 78
Burst Length Burst length is defined by bits M0–M2, as shown in Figure 36. Read and write accesses to the DDR2 SDRAM are burst-oriented, with the burst length being programmable to either four or eight. The burst length determines the ...
Page 79
Burst Type Accesses within a given burst may be programmed to be either sequential or inter- leaved. The burst type is selected via bit M3, as shown in Figure 36. The ordering of accesses within a burst is determined by ...
Page 80
Write Recovery Write recovery (WR) time is defined by bits M9–M11, as shown in Figure 36 (page 78). The WR register is used by the DDR2 SDRAM during WRITE with auto precharge opera- tion. During WRITE with auto precharge operation, ...
Page 81
CAS Latency (CL) The CAS latency (CL) is defined by bits M4–M6, as shown in Figure 36 (page 78 the delay, in clock cycles, between the registration of a READ command and the availa- bility of the first ...
Page 82
... Figure 38. The EMR is programmed via the LM command and will retain the stored information until it is programmed again or the device loses power. Reprogramming the EMR will not alter the contents of the memory array, provided it is performed correctly. ...
Page 83
DLL Enable/Disable The DLL may be enabled or disabled by programming bit E0 during the LM command, as shown in Figure 38 (page 82). These specifications are applicable when the DLL is enabled for normal operation. DLL enable is required ...
Page 84
On-Die Termination (ODT) ODT effective resistance, R Figure 38 (page 82). The ODT feature is designed to improve signal integrity of the mem- ory channel by allowing the DDR2 SDRAM controller to independently turn on/off ODT for any or all ...
Page 85
Figure 39: READ Latency T0 T1 CK# CK Command ACTIVE n READ n DQS, DQS# t RCD (MIN) DQ Notes Shown with nominal Figure 40: WRITE Latency ...
Page 86
... LM command and will retain the stored information until it is program- med again or until the device loses power. Reprogramming the EMR will not alter the contents of the memory array, provided it is performed correctly. Bit E7 (A7) must be programmed as “1” to provide a faster refresh rate on IT and AT ...
Page 87
... EMR3 is programmed via the LM command and will retain the stored information until it is programmed again or until the device loses power. Reprogramming the EMR will not alter the contents of the memory array, provided it is performed correctly. EMR3 must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time tion ...
Page 88
Initialization Figure 43: DDR2 Power-Up and Initialization DDR2 SDRAM must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in unde- fined operation. Figure 43 illustrates, and the notes outline, the sequence ...
Page 89
Applying power; if CKE is maintained below 0.2 × V Notes: 2. CKE requires LVCMOS input levels prior to state T0 to ensure DQs are High-Z during de- 3. For a minimum of 200µs after stable power and clock ...
Page 90
Issue two or more REFRESH commands. 11. Issue a LOAD MODE command to the MR with LOW initialize device operation 12. Issue a LOAD MODE command to the EMR to enable OCD default by setting bits ...
Page 91
ACTIVATE Before any READ or WRITE commands can be issued to a bank within the DDR2 SDRAM, a row in that bank must be opened (activated), even when additive latency is used. This is accomplished via the ACTIVATE command, which ...
Page 92
Figure 45: Multibank Activate Restriction T0 T1 CK# CK Command ACT READ Row Col Address Bank address Bank a Bank a t RRD (MIN) Note: 1. DDR2-533 (-37E x8), PDF: 09005aef824f87b6 2gbddr2.pdf – Rev. F 12/ ...
Page 93
READ READ bursts are initiated with a READ command. The starting column and bank ad- dresses are provided with the READ command, and auto precharge is either enabled or disabled for that burst access. If auto precharge is enabled, the ...
Page 94
Figure 46: READ Latency CK# Command Address DQS, DQS# CK# Command Address DQS, DQS# CK# Command Address DQS, DQS data-out from column n. Notes Three subsequent elements of data-out appear in ...
Page 95
Figure 47: Consecutive READ Bursts CK# Command Address DQS, DQS# CK# Command Address DQS, DQS ( data-out from column n (or column b). Notes Three subsequent elements of data-out appear ...
Page 96
Figure 48: Nonconsecutive READ Bursts CK# Command Address DQS, DQS# CK# Command Address DQS, DQS ( data-out from column n (or column b). Notes Three subsequent elements of data-out appear ...
Page 97
Figure 49: READ Interrupted by READ T0 T1 CK# CK READ 1 NOP 2 Command Valid 4 Address A10 DQS, DQS ( CCD required; auto precharge must be disabled ...
Page 98
Examples of READ-to-PRECHARGE for are shown in Figure 51 and in Figure 52 for The delay from READ-to-PRECHARGE period to the same bank ...
Page 99
READ with Auto Precharge If A10 is high when a READ command is issued, the READ with auto precharge function is engaged. The DDR2 SDRAM starts an auto precharge operation on the rising clock edge that (BL/2) ...
Page 100
Figure 53: Bank Read – Without Auto Precharge T0 T1 CK# CK CKE NOP 1 Command ACT RA Address A10 RA Bank address Bank x DM Case (MIN) and t DQSCK (MIN) DQS, DQS Case ...
Page 101
Figure 54: Bank Read – with Auto Precharge CKE Command 1 NOP 1 ACT Address RA A10 RA Bank address Bank x DM Case (MIN) and t DQSCK (MIN) DQS, DQS# ...
Page 102
Figure 55: x4, x8 Data Output Timing – CK# CK DQS# DQS 3 DQ (last data valid (first data no longer valid) DQ (last data valid) DQ ...
Page 103
Figure 56: x16 Data Output Timing – CK# CK LDSQ# LDQS 3 DQ (last data valid (first data no longer valid (last data valid) ...
Page 104
The data valid window is derived for each DQS transition and is 7. DQ8, DQ9, DQ10, D11, DQ12, DQ13, DQ14, or DQ15. Figure 57: Data Output Timing – CK# CK DQS#/DQS or LDQS#/LDQS/UDQ#/UDQS 3 DQ (last ...
Page 105
WRITE diagrams show the nominal case, and where the two extreme cases ( [MIN] and (page 106) shows the nominal case and the extremes of tion of a burst, assuming no other commands have been initiated, the DQ will ...
Page 106
Figure 58: Write Burst Command Address t DQSS (NOM) DQS, DQS# t DQSS (MIN) DQS, DQS# t DQSS (MAX) DQS, DQS# 1. Subsequent rising DQS signals must align to the clock within Notes data-in for column ...
Page 107
Figure 59: Consecutive WRITE-to-WRITE Command Address t DQSS (NOM) DQS, DQS# 1. Subsequent rising DQS signals must align to the clock within Notes etc. = data-in for column b, etc. 3. Three subsequent elements of data-in are ...
Page 108
Figure 61: WRITE Interrupted by WRITE T0 T1 CK# CK WRITE 1 a NOP 2 Command Valid 5 Address A10 DQS, DQS 2-clock requirement required and auto precharge must be disabled (A10 ...
Page 109
Figure 62: WRITE-to-READ T0 T1 CK# CK Command WRITE NOP Bank a, Address Col b WL ± t DQSS t DQSS (NOM) DQS, DQS DQSS (MIN DQSS DQS, DQS DQSS (MAX) ...
Page 110
Figure 63: WRITE-to-PRECHARGE T0 T1 CK# CK Command WRITE NOP Bank a, Address Col b t DQSS (NOM DQSS DQS# DQS DQSS (MIN DQSS DQS# DQS DQSS (MAX) ...
Page 111
Figure 64: Bank Write – Without Auto Precharge CKE NOP 1 Command ACT RA Address A10 RA Bank select Bank x DQS, DQS Notes: 1. NOP commands are shown for ease ...
Page 112
Figure 65: Bank Write – with Auto Precharge CKE NOP 1 Command ACT RA Address A10 RA Bank select Bank x DQS, DQS NOP commands are shown for ease of ...
Page 113
Figure 66: WRITE – DM Operation CK CKE NOP 1 NOP 1 Command ACT Address RA A10 RA Bank select Bank x DQS, DQS Notes: 1. NOP commands are shown for ...
Page 114
Figure 67: Data Input Timing CK# CK DQS DQS Notes Subsequent rising DQS signals must align to the clock within 4. WRITE command issued at T0. 5. For x16, LDQS controls the lower byte and ...
Page 115
REFRESH The commercial temperature DDR2 SDRAM requires REFRESH cycles at an average in- terval of 7.8125µs (MAX) and all rows in all banks must be refreshed at least once every 64ms. The refresh period begins when the REFRESH command is ...
Page 116
SELF REFRESH The SELF REFRESH command is initiated when CKE is LOW. The differential clock should remain stable and meet refresh mode. The procedure for exiting self refresh requires a sequence of commands. First, the differential clock must be stable ...
Page 117
Figure 69: Self Refresh CKE 1 Command NOP REF ODT 6 t AOFD/ t AOFPD 6 Address DQS#, DQS Enter self refresh mode (synchronous) 1. Clock ...
Page 118
Power-Down Mode DDR2 SDRAM supports multiple power-down modes that allow significant power sav- ings over normal operating modes. CKE is used to enter and exit different power-down modes. Power-down entry and exit timings are shown in Figure 70 (page 119). ...
Page 119
Figure 70: Power-Down Valid 1 Command NOP CKE Address Valid DQS, DQS Enter power-down mode this command is a PRECHARGE (or if the device is already in the idle ...
Page 120
Table 44: Truth Table – CKE Notes 1–4 apply to the entire table Previous Cycle Current State ( Power-down L L Self refresh L L Bank(s) active H All banks idle CKE (n) is ...
Page 121
Figure 71: READ-to-Power-Down or Self Refresh Entry T0 T1 CK# CK Command READ NOP CKE Address Valid A10 DQS, DQS the example shown, READ burst completes at T5; earliest power-down or self refresh Notes: 2. Power-down or ...
Page 122
Figure 73: WRITE-to-Power-Down or Self Refresh Entry T0 T1 CK# CK Command WRITE NOP CKE Address Valid A10 DQS, DQS Power-down or self refresh entry may occur after the WRITE burst completes. Note: Figure 74: ...
Page 123
Figure 75: REFRESH Command-to-Power-Down Entry CK# Command CKE 1. The earliest precharge power-down entry may occur is at T2, which is 1 × Note: Figure 76: ACTIVATE Command-to-Power-Down Entry CK# Command Address CKE 1. The earliest active power-down entry may ...
Page 124
Figure 77: PRECHARGE Command-to-Power-Down Entry Command Address 1. The earliest precharge power-down entry may occur is at T2, which is 1 × Note: Figure 78: LOAD MODE Command-to-Power-Down Entry CK# Command Address CKE 1. Valid address for LM command includes ...
Page 125
Precharge Power-Down Clock Frequency Change When the DDR2 SDRAM is in precharge power-down mode, ODT must be turned off and CKE must logic LOW level. A minimum of two differential clock cycles must pass after CKE goes ...
Page 126
... RESET with the exception of CKE. If CKE asynchronously drops LOW during any valid operation (including a READ or WRITE burst), the memory controller must satisfy the timing parameter turning off the clocks. Stable clocks must exist at the CK, CK# inputs of the DRAM be- fore CKE is raised HIGH, at which time the normal initialization sequence must occur (see Initialization) ...
Page 127
Figure 80: RESET Function T0 T1 CK# CK CKE ODT NOP 2 Command READ DM 3 Col n Address A10 Bank address Bank a High-Z DQS 3 High Notes: 2. Either NOP or DESELECT ...
Page 128
ODT Timing Once a 12ns delay ( bled via the EMR LOAD MODE command, ODT can be accessed under two timing categories. ODT will operate either in synchronous mode or asynchronous mode, de- pending on the state of CKE. ODT ...
Page 129
Figure 81: ODT Timing for Entering and Exiting Power-Down Mode Synchronous t First CKE latched LOW CKE Any mode except self refresh mode Applicable modes t t AOND/ AOFD Applicable timing parameters PDF: 09005aef824f87b6 2gbddr2.pdf – Rev. F 12/10 EN ...
Page 130
MRS Command to ODT Update Delay During normal operation, the value of the effective termination resistance can be changed with an EMRS set command. Figure 82: Timing for MRS Command to ODT Update Delay Command CK# ODT 2 Internal R ...
Page 131
Figure 84: ODT Timing for Slow-Exit or Precharge Power-Down Modes CK# CK Command Address CKE ODT R TT Figure 85: ODT Turn-Off Timings When Entering Power-Down Mode CK# CK Command CKE ODT R ODT R PDF: 09005aef824f87b6 2gbddr2.pdf – Rev. ...
Page 132
Figure 86: ODT Turn-On Timing When Entering Power-Down Mode CK# CK Command CKE ODT R ODT R PDF: 09005aef824f87b6 2gbddr2.pdf – Rev. F 12/ NOP NOP NOP TT TT Transitioning R TT 132 2Gb: x4, x8, ...
Page 133
Figure 87: ODT Turn-Off Timing When Exiting Power-Down Mode T0 T1 CK# CK Command NOP NOP CKE t CKE (MIN) ODT R TT ODT R TT PDF: 09005aef824f87b6 2gbddr2.pdf – Rev. F 12/ Ta0 NOP NOP ...
Page 134
Figure 88: ODT Turn-On Timing When Exiting Power-Down Mode T0 T1 CK# CK Command NOP NOP CKE t CKE (MIN) ODT R TT ODT R TT 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer ...