M29W128GL70N6E Micron Technology Inc, M29W128GL70N6E Datasheet - Page 29

no-image

M29W128GL70N6E

Manufacturer Part Number
M29W128GL70N6E
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of M29W128GL70N6E

Cell Type
NOR
Density
128Mb
Access Time (max)
70ns
Interface Type
Parallel
Boot Type
Not Required
Address Bus
24/23Bit
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
TSOP
Sync/async
Asynchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8/16Bit
Number Of Words
16M/8M
Supply Current
10mA
Mounting
Surface Mount
Pin Count
56
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M29W128GL70N6E
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
M29W128GL70N6E
Manufacturer:
LATTICE
Quantity:
198
Part Number:
M29W128GL70N6E
Manufacturer:
ST
Quantity:
1 000
Part Number:
M29W128GL70N6E
Manufacturer:
ST
Quantity:
1 000
Part Number:
M29W128GL70N6E
Manufacturer:
ST
Quantity:
1 000
Part Number:
M29W128GL70N6E
Manufacturer:
ST
Quantity:
1 000
Part Number:
M29W128GL70N6E
Manufacturer:
STM
Quantity:
1 000
Part Number:
M29W128GL70N6E
Manufacturer:
MICRON
Quantity:
20 000
Company:
Part Number:
M29W128GL70N6E
Quantity:
920
Company:
Part Number:
M29W128GL70N6E
Quantity:
900
M29W128GH, M29W128GL
Command interface
blocks. Each additional block must therefore be selected within the timeout period of the last
block. The timeout timer restarts when an additional block is selected. After the sixth bus
write operation, a bus read operation outputs the status register. See
Figure 17: Write
and
enable controlled program waveforms (8-bit mode)
Figure 18: Write enable controlled
for details on how to identify if the program/erase
program waveforms (16-bit mode)
controller has started the block erase operation.
After the block erase operation has completed, the memory returns to the read mode,
unless an error has occurred. When an error occurs, bus read operations will continue to
output the status register. A Read/Reset command must be issued to reset the error
condition and return to read mode.
If any selected blocks are protected then these are ignored and all the other selected blocks
are erased. If all of the selected blocks are protected the block erase operation appears to
start but will terminate within about 100 μs, leaving the data unchanged. No error condition
is given when protected blocks are ignored.
During the block erase operation the memory ignores all commands except the Erase
Suspend command and the Read/Reset command which is only accepted during the
timeout period. Typical block erase time and block erase timeout are given in
Table
17.
The block erase operation is aborted by performing a reset or powering down the device. In
this case, data integrity cannot be ensured, and it is recommended to erase again the
blocks aborted.
6.1.6
Erase Suspend command
The Erase Suspend command can be used to temporarily suspend a block erase operation.
One bus write operation is required to issue the command together with the block address.
The program/erase controller suspends the erase operation within the erase suspend
latency time of the Erase Suspend command being issued. However, when the Erase
Suspend command is written during the block erase timeout, the device immediately
terminates the timeout period and suspends the erase operation.
Once the program/erase controller has stopped, the memory operates in read mode and the
erase is suspended.
During erase suspend it is possible to read and execute program or write to buffer program
operations in blocks that are not suspended; both read and program operations behave as
normal on these blocks. Reading from blocks that are suspended will output the status
register. If any attempt is made to program in a protected block or in the suspended block
then the Program command is ignored and the data remains unchanged. In this case the
status register is not read and no error condition is given.
It is also possible to issue the Auto Select (after entering Autoselect mode), Read CFI Query
and Unlock Bypass commands during an erase suspend. The Read/Reset command must
be issued to return the device to read array mode before the Resume command will be
accepted.
During erase suspend a bus read operation to the extended memory block will output the
extended memory block data. Once in the extended block mode, the Exit Extended Block
command must be issued before the erase operation can be resumed.
The Erase Suspend command is ignored if written during chip erase operations.
Refer to
for the
Table 17: Program, erase times and program, erase endurance cycles
values of block erase timeout and block erase suspend latency time.
29/94

Related parts for M29W128GL70N6E