LH28F640BFHE-PBTLHGA Sharp Electronics, LH28F640BFHE-PBTLHGA Datasheet - Page 29

no-image

LH28F640BFHE-PBTLHGA

Manufacturer Part Number
LH28F640BFHE-PBTLHGA
Description
Manufacturer
Sharp Electronics
Datasheet

Specifications of LH28F640BFHE-PBTLHGA

Lead Free Status / Rohs Status
Supplier Unconfirmed
DQ
DQ
DQ
RST#
RST#
RST#
1.2.6 Reset Operations
NOTES:
1. A reset time, t
2. t
3. Sampled, not 100% tested.
4. If RST# asserted while a block erase, full chip erase, (page buffer) program or OTP program operation is not executing,
5. When the device power-up, holding RST# low minimum 100ns is required after V
t
t
t
t
V
PLPH
PLRH
2VPH
VHQV
valid. Refer to AC Characteristics - Read-Only Operations for t
the reset will complete within 100ns.
also has been in stable there.
CC
15-0
15-0
15-0
Symbol
PLPH
(D/Q)
(D/Q)
(D/Q)
(P)
(P)
(P)
V
is <100ns the device may still reset but this is not guaranteed.
CC
V
GND
V
V
V
V
V
V
V
V
V
V
V
OH
OH
(min)
OH
OL
OL
OL
IH
IL
IH
IL
IH
IL
RST# Low to Reset during Read
(RST# should be low during power-up.)
RST# Low to Reset during Erase or Program
V
V
CC
CC
PHQV
2.7V to RST# High
2.7V to Output Delay
, is required from the later of SR.7 (RY/BY#) going "1" (High Z) or RST# going high until outputs are
Reset AC Specifications (V
High Z
High Z
High Z
Parameter
Figure 11. AC Waveform for Reset Operations
(A) Reset during Read Array Mode
(B) Reset during Erase or Program Mode
(C) RST# rising timing
t
t
PLPH
PLPH
LHF64FHG
CC
t
PLRH
=2.7V-3.6V, T
PHQV
COMPLETE
t
ABORT
2VPH
.
1, 2, 3
1, 3, 4
1, 3, 5
Notes
A
=-40°C to +85°C)
3
SR.7="1"
t
PHQV
t
VHQV
CC
Min.
100
100
has been in predefined range and
t
PHQV
t
PHQV
Max.
22
1
OUTPUT
VALID
Rev. 2.45
OUTPUT
VALID
Unit
ms
ns
µs
ns
OUTPUT
VALID
27

Related parts for LH28F640BFHE-PBTLHGA