CY7C057V-20AC Cypress Semiconductor Corp, CY7C057V-20AC Datasheet - Page 2

CY7C057V-20AC

Manufacturer Part Number
CY7C057V-20AC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C057V-20AC

Density
1.125Mb
Access Time (max)
20ns
Sync/async
Asynchronous
Architecture
Not Required
Clock Freq (max)
Not RequiredMHz
Operating Supply Voltage (typ)
3.3V
Address Bus
15b
Package Type
TQFP
Operating Temp Range
0C to 70C
Number Of Ports
2
Supply Current
340mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.465V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Word Size
36b
Number Of Words
32K
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C057V-20AC
Manufacturer:
CY
Quantity:
547
Part Number:
CY7C057V-20AC
Manufacturer:
CYPRESS
Quantity:
455
Document #: 38-06055 Rev. *B
Functional Description
The CY7C056V and CY7C057V are low-power CMOS 16K
and 32K x 36 dual-port static RAMs. Various arbitration
schemes are included on the devices to handle situations
when multiple processors access the same piece of data. Two
ports are provided, permitting independent, asynchronous
access for reads and writes to any location in memory. The
devices can be utilized as standalone 36-bit dual-port static
RAMs or multiple devices can be combined in order to function
as a 72-bit or wider master/slave dual-port static RAM. An M/S
pin is provided for implementing 72-bit or wider memory appli-
cations without the need for separate master and slave
devices or additional discrete logic. Application areas include
interprocessor/multiprocessor
status buffering, and dual-port video/graphics memory.
Note:
3. CE is LOW when CE
0
≤ V
IL
and CE
1
≥ V
designs,
IH
.
communications
Each port has independent control pins: Chip Enable (CE)
Read or Write Enable (R/W), and Output Enable (OE). Two
flags are provided on each port (BUSY and INT). BUSY
signals that the port is trying to access the same location
currently being accessed by the other port. The Interrupt Flag
(INT) permits communication between ports or systems by
means of a mail box. The semaphores are used to pass a flag,
or token, from one port to the other to indicate that a shared
resource is in use. The semaphore logic is comprised of eight
shared latches. Only one side can control the latch
(semaphore) at any time. Control of a semaphore indicates
that a shared resource is in use. An automatic Power-Down
feature is controlled independently on each port by Chip Select
(CE
The CY7C056V and CY7C057V are available in 144-Pin Thin
Quad Plastic Flatpack (TQFP) and 172-Ball Ball Grid Array
(BGA) packages.
0
and CE
1
) pins.
CY7C056V
CY7C057V
Page 2 of 23
[3]
,
[+] Feedback

Related parts for CY7C057V-20AC