CY7C1386B-133AC Cypress Semiconductor Corp, CY7C1386B-133AC Datasheet - Page 9

CY7C1386B-133AC

Manufacturer Part Number
CY7C1386B-133AC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1386B-133AC

Density
18Mb
Access Time (max)
4.2ns
Sync/async
Synchronous
Architecture
SDR
Clock Freq (max)
133MHz
Operating Supply Voltage (typ)
3.3V
Address Bus
19b
Package Type
TQFP
Operating Temp Range
0C to 70C
Number Of Ports
1
Supply Current
245mA
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.63V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Word Size
36b
Number Of Words
512K
Lead Free Status / Rohs Status
Not Compliant
Document #: 38-05195 Rev. **
Interleaved Burst Sequence
Linear Burst Sequence
Sleep Mode
Address
Address
A
First
First
A
[1:0]]
00
01
10
11
00
01
10
11
[1:0]
Address
Address
Second
Second
A
A
01
00
10
01
10
00
11
11
[1:0]
[1:0]
Address
Address
Third
Third
A
A
10
11
00
01
10
11
00
01
[1:0]
[1:0]
Address
Address
Fourth
Fourth
A
A
10
01
00
00
01
10
11
11
[1:0]
[1:0]
The ZZ input pin is an asynchronous input. Asserting ZZ
places the SRAM in a power conservation “sleep” mode. Two
clock cycles are required to enter into or exit from this “sleep”
mode. While in this mode, data integrity is guaranteed.
Accesses pending when entering the “sleep” mode are not
considered valid nor is the completion of the operation
guaranteed. The device must be deselected prior to entering
the “sleep” mode. CEs, ADSP, and ADSC must remain
inactive for the duration of t
LOW.
ZZ Mode Electrical Characteristics
I
t
t
Parameter Description
DDZZ
ZZS
ZZREC
Sleep mode
standby
current
Device
operation to
ZZ
ZZ recovery
time
ZZ > V
ZZ > V
ZZ < 0.2V
ZZREC
Conditions
Test
DD
DD
after the ZZ input returns
– 0.2V
– 0.2V
CY7C1386B
CY7C1387B
2t
Min. Max. Unit
CYC
Page 9 of 32
2t
20
CYC
mA
ns
ns

Related parts for CY7C1386B-133AC