APA075-TQ100I MICROSEMI, APA075-TQ100I Datasheet - Page 32

no-image

APA075-TQ100I

Manufacturer Part Number
APA075-TQ100I
Description
Manufacturer
MICROSEMI
Datasheet

Specifications of APA075-TQ100I

Family Name
ProASICPLUS®
Number Of Usable Gates
75000
# Registers
3072
# I/os (max)
66
Frequency (max)
180MHz
Process Technology
0.22um (CMOS)
Operating Supply Voltage (typ)
2.5V
Ram Bits
27648
Device System Gates
75000
Operating Supply Voltage (min)
2.3V
Operating Supply Voltage (max)
2.7V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
100
Package Type
TQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
APA075-TQ100I
Manufacturer:
ACTEL
Quantity:
1
Part Number:
APA075-TQ100I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Note: Each RAM block contains a multiplexer (called DMUX) for each output signal, increasing design efficiency. These DMUX cells do not
Figure 2-18 • Example SRAM Block Diagrams
Table 2-14 • Memory Block SRAM Interface Signals
2 -2 2
SRAM Signal
WCLKS
RCLKS
RADDR<0:7>
RBLKB
RDB
WADDR<0:7>
WBLKB
DI<0:8>
WRB
DO<0:8>
RPE
WPE
PARODD
Note: Not all signals shown are used in all modes.
ProASIC
WADDR <0:7>
WADDR <0:7>
consume any core logic tiles and connect directly to high-speed routing resources between the RAM blocks. They are used when
RAM blocks are cascaded and are automatically inserted by the software tools.
PLUS
DI <0:8>
DI <0:8>
WBLKB
WBLKB
WCLKS
WCLKS
Flash Family FPGAs
WRB
WRB
WPE
WPE
Bits
1
1
8
1
1
8
1
9
1
9
1
1
1
Async Read
Sync Write
Sync Write
Sync Read
PARODD
(256x9)
(256x9)
PARODD
SRAM
SRAM
Ports
Ports
and
and
In/Out
Out
Out
Out
In
In
In
In
In
In
In
In
In
In
DO <0:8>
RADDR <0:7>
RDB
RBLKB
RCLKS
RPE
DO <0:8>
RADDR <0:7>
RDB
RBLKB
RPE
Write clock used on synchronization on write side
Read clock used on synchronization on read side
Read address
Read block select (active Low)
Read pulse (active Low)
Write address
Write block select (active Low)
Input data bits <0:8>, <8> can be used for parity In
Write pulse (active Low)
Output data bits <0:8>, <8> can be used for parity out
Read parity error (active High)
Write parity error (active High)
Selects odd parity generation/detect when High, even parity when Low
v5.9
WADDR <0:7>
WADDR <0:7>
DI <0:8>
DI <0:8>
WBLKB
WBLKB
WRB
WRB
WPE
WPE
Description
Async Write
Async Write
Async Read
Sync Read
(256x9)
PARODD
(256x9)
SRAM
PARODD
SRAM
Ports
Ports
and
and
DO <0:8>
RADDR <0:7>
RDB
RBLKB
RCLKS
RPE
DO <0:8>
RADDR <0:7>
RDB
RBLKB
RCLKS
RPE

Related parts for APA075-TQ100I