APA075-TQ100I MICROSEMI, APA075-TQ100I Datasheet - Page 40

no-image

APA075-TQ100I

Manufacturer Part Number
APA075-TQ100I
Description
Manufacturer
MICROSEMI
Datasheet

Specifications of APA075-TQ100I

Family Name
ProASICPLUS®
Number Of Usable Gates
75000
# Registers
3072
# I/os (max)
66
Frequency (max)
180MHz
Process Technology
0.22um (CMOS)
Operating Supply Voltage (typ)
2.5V
Ram Bits
27648
Device System Gates
75000
Operating Supply Voltage (min)
2.3V
Operating Supply Voltage (max)
2.7V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
100
Package Type
TQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
APA075-TQ100I
Manufacturer:
ACTEL
Quantity:
1
Part Number:
APA075-TQ100I
Manufacturer:
Microsemi SoC
Quantity:
10 000
The following is an APA750 example using a shift register design with 13,440 storage tiles (Register) and 0 logic tiles.
This design has one clock at 10 MHz, and 24 outputs toggling at 5 MHz. We then calculate the various components as
follows:
P
P
P
P
=> P
P
=> P
P
=> P
P
=> 361 mW
P
P
2 -3 0
=> P
=> P
=> P
clock
storage
logic
outputs
inputs
memory
dc
ac
total
ProASIC
+ P
ms
mc
C
V
Fp
N
Fs
R
q
Fq
p
outputs
inputs
memory
load
DDP
memory
clock
storage
logic
ac
= 374 mW (typical)
= 10 MHz
= 13,440
PLUS
= 0 (no logic tiles in this shift register)
= 0 mW
= (P1 + (P2*R) - (P7*R
= 13,440 (in a shift register 100% of storage tiles are toggling at each clock cycle and Fs = 10 MHz)
= P8 * q * Fq = 0.3 mW
=
=
=
=
= (P4 + (C
= P5 * ms * Fs = 147.8 mW
= 0 mW
=
=
Flash Family FPGAs
40 pF
3.3 V
24
5 MHz
=
1
10 MHz
0 (no RAM/FIFO blocks in this shift register)
load
* V
DDP
2
2
)) * Fs = 121.5 mW
)) * p * Fp = 91.4 mW
v5.9

Related parts for APA075-TQ100I