MT4LC16M4H9DJ-5 Micron Technology Inc, MT4LC16M4H9DJ-5 Datasheet

no-image

MT4LC16M4H9DJ-5

Manufacturer Part Number
MT4LC16M4H9DJ-5
Description
DRAM Chip EDO 64M-Bit 16Mx4 3.3V 32-Pin SOJ Tray
Manufacturer
Micron Technology Inc
Type
EDOr
Datasheet

Specifications of MT4LC16M4H9DJ-5

Package
32SOJ
Density
64 Mb
Address Bus Width
12 Bit
Operating Supply Voltage
3.3 V
Maximum Random Access Time
50 ns
Operating Temperature
0 to 70 °C
DRAM
FEATURES
• Single +3.3V ±0.3V power supply
• Industry-standard x4 pinout, timing, functions,
• 12 row, 12 column addresses (H9) or
• High-performance CMOS silicon-gate process
• All inputs, outputs and clocks are LVTTL-compat-
• Extended Data-Out (EDO) PAGE MODE access
• Optional self refresh (S) for low-power data
• 4,096-cycle CAS#-BEFORE-RAS# (CBR) REFRESH
OPTIONS
• Refresh Addressing
• Plastic Packages
• Timing
• Refresh Rates
NOTE: 1. The 16 Meg x 4 EDO DRAM base number
*Contact factory for availability
KEY TIMING PARAMETERS
16 Meg x 4 EDO DRAM
D22_2.p65 – Rev. 5/00
SPEED
and packages
13 row, 11 column addresses (G3)
ible
retention
distributed across 64ms
4,096 (4K) rows
8,192 (8K) rows
32-pin SOJ (400 mil)
32-pin TSOP (400 mil)
50ns access
60ns access
Standard Refresh
Self Refresh (128ms period)
-5
-6
2. The “#” symbol indicates signal is active LOW.
104ns
differentiates the offerings in one place—
MT4LC16M4H9. The fifth field distinguishes the
address offerings: H9 designates 4K addresses and
G3 designates 8K addresses.
84ns
t
RC
MT4LC16M4H9DJ-6
t
50ns
60ns
RAC
Part Number Example:
20ns
25ns
t
PC
25ns
30ns
t
AA
MARKING
t
13ns
15ns
CAC
None
H9
G3
TG
DJ
-5
-6
S*
t
10ns
CAS
8ns
1
MT4LC16M4G3, MT4LC16M4H9
For the latest data sheet, please refer to the Micron Web
site:
16 MEG x 4 EDO DRAM PART NUMBERS
x = speed
GENERAL DESCRIPTION
dynamic random-access memory device containing
67,108,864 bits and designed to operate from 3V to
3.6V. The MT4LC16M4H9 and MT4LC16M4G3 are
functionally organized as 16,777,216 locations con-
taining 4 bits each. The 16,777,216 memory locations
are arranged in 4,096 rows by 4,096 columns on the H9
version and 8,192 rows by 2,048 columns on the G3
version. During READ or WRITE cycles, each location is
RAS#
MT4LC16M4H9DJ-x
MT4LC16M4H9DJ-x S
MT4LC16M4H9TG-x
MT4LC16M4H9TG-x S
MT4LC16M4G3DJ-x
MT4LC16M4G3DJ-x S
MT4LC16M4G3TG-x
MT4LC16M4G3TG-x S
WE#
DQ0
DQ1
PART NUMBER
V
V
NC
NC
NC
NC
A0
A1
A2
A3
A4
A5
CC
CC
**NC on H9 version, A12 on G3 version
The 16 Meg x 4 DRAM is a high-speed CMOS,
www.micronsemi.com/mti/msp/html/datasheet.html
Micron Technology, Inc., reserves the right to change products or specifications without notice.
32-Pin SOJ
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
PIN ASSIGNMENT (Top View)
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Vss
DQ3
DQ2
NC
NC
NC
CAS#
OE#
NC /A12**
A11
A10
A9
A8
A7
A6
Vss
ADDRESSING
REFRESH
4K
4K
4K
4K
8K
8K
8K
8K
RAS#
WE#
DQ0
DQ1
V
V
NC
NC
NC
NC
A0
A1
A2
A3
A4
A5
CC
CC
32-Pin TSOP
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
PACKAGE
16 MEG x 4
EDO DRAM
TSOP
TSOP
TSOP
TSOP
SOJ
SOJ
SOJ
SOJ
©2000, Micron Technology, Inc.
OBSOLETE
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Standard
Standard
Standard
Standard
REFRESH
Self
Self
Self
Self
Vss
DQ3
DQ2
NC
NC
NC
CAS#
OE#
NC/A12**
A11
A10
A9
A8
A7
A6
Vss

Related parts for MT4LC16M4H9DJ-5

MT4LC16M4H9DJ-5 Summary of contents

Page 1

... ** version, A12 on G3 version DJ 16 MEG x 4 EDO DRAM PART NUMBERS TG -5 PART NUMBER -6 MT4LC16M4H9DJ-x MT4LC16M4H9DJ-x S MT4LC16M4H9TG-x None MT4LC16M4H9TG MT4LC16M4G3DJ-x MT4LC16M4G3DJ-x S MT4LC16M4G3TG-x MT4LC16M4G3TG speed GENERAL DESCRIPTION The 16 Meg x 4 DRAM is a high-speed CMOS, dynamic random-access memory device containing 67,108,864 bits and designed to operate from ...

Page 2

... A5 A6 REFRESH A7 COUNTER A10 ROW- A11 ADDRESS 12 BUFFERS (12) NO. 1 CLOCK RAS# GENERATOR 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 FUNCTIONAL BLOCK DIAGRAM MT4LC16M4G3 (13 row addresses) CONTROL LOGIC 11 13 8,192 FUNCTIONAL BLOCK DIAGRAM MT4LC16M4H9 (12 row addresses) CONTROL LOGIC 12 12 4,096 2 Micron Technology, Inc., reserves the right to change products or specifications without notice. ...

Page 3

... DRAM. The refresh requirements are met by refreshing all 8,192 rows (G3) or all 4,096 rows (H9) in the DRAM array at least once every 64ms. The recommended procedure is to execute 4,096 CBR REFRESH cycles, either uniformly spaced or grouped in bursts, every 64ms ...

Page 4

... RAS# LOW-to-HIGH transition. If the DRAM controller uses a distributed CBR refresh sequence, a burst refresh is not required upon exiting self refresh. However, if the DRAM con- troller uses RAS#-ONLY or burst CBR refresh, all rows V IH ...

Page 5

... Any output at V OUT OUT DQ is disabled and in High-Z state 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 *Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only, and functional ...

Page 6

... REFRESH CURRENT: Self (“S” version only) Average power supply current: CBR with t RAS# RASS (MIN) and CAS# held LOW; WE 0.2V; A0-A11, OE# and may be left open Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 SYMBOL SPEED REFRESH REFRESH UNITS NOTES ≤ 0.2V ...

Page 7

... Output disable Output enable time OE# hold time from WE# during READ-MODIFY-WRITE cycle OE# HIGH hold time from CAS# HIGH OE# HIGH pulse width OE# LOW to CAS# HIGH setup time Output buffer turn-off delay 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 = +3.3V ±0.3V) CC SYMBOL MIN t AA ...

Page 8

... WRITE command hold time (referenced to RAS#) WE# command setup time WE# to outputs in High-Z WRITE command pulse width WE# pulse width to disable outputs WE# hold time (CBR Refresh) WE# setup time (CBR Refresh) 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 = +3.3V ±0.3V) CC SYMBOL MIN t ORD ...

Page 9

... CAC ( RAC [MIN] no longer applied). With or without the t and CAC must always be met 16. Either RCH or RRH must be satisfied for a READ cycle. 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/ 17. = +3.3V achieves the open circuit condition and is not CC referenced 18. operating parameters. WRITE cycles. If ...

Page 10

... CLZ 0 t CRP 5 t CSH NOTE: 1. OFF is referenced from rising edge of RAS# or CAS#, whichever occurs last. 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 READ CYCLE RAS t CSH t RSH t RCD t CAS RAD t RAH t ASC t CAH t ACH COLUMN t RCS RAC t CAC ...

Page 11

... CAH 8 t CAS 8 10,000 t CRP 5 t CSH 38 t CWL RAD 9 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 EARLY WRITE CYCLE RAS t CSH t RSH t RCD t CAS RAD t RAH t ASC t CAH COLUMN t CWL t RWL t WCR t WCS t WCH VALID DATA -6 MIN ...

Page 12

... CAS 8 10,000 t CLZ 0 t CRP 5 t CSH 38 t CWD 28 t CWL Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 READ-WRITE CYCLE t RWC t RAS t CSH t RSH t RCD t CAS RAD t ASC t CAH t RAH COLUMN t RWD t RCS t CWD t AWD RAC t CAC t CLZ OPEN t OE ...

Page 13

... CAS 8 10,000 t CLZ 0 t COH CPA 28 t CRP 5 t CSH Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 EDO-PAGE-MODE READ CYCLE t RASP RCD t CAS ACH t ACH t ASC t CAH t ASC COLUMN COLUMN t RCS RAC t CAC t CLZ VALID DATA OES -6 MIN MAX UNITS ...

Page 14

... ASR 0 t CAH 8 t CAS 8 10,000 CRP 5 t CSH 38 t CWL Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 t RASP RCD t CAS ACH t ASC t CAH t ASC COLUMN COLUMN t CWL t WCH t WCS WCR VALID DATA VALID DATA -6 MIN MAX UNITS SYMBOL t ...

Page 15

... CRP 5 t CSH 38 t CWD 28 t CWL NOTE for LATE WRITE cycles only. 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 EDO-PAGE-MODE READ-WRITE CYCLE t RWC t RAS t CSH t RSH t RCD t CAS RAD t ASC t CAH t RAH COLUMN t RWD t RCS t CWD t AWD RAC t CAC ...

Page 16

... CAH 8 t CAS 8 10,000 t COH CPA 28 t CRP 5 t CSH Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 (Pseudo READ-MODIFY-WRITE) t RASP t CSH CAS CAS ASC t CAH t ASC t CAH COLUMN (A) COLUMN (B) t RCS CPA t RAC t CAC t COH VALID DATA ( MIN MAX ...

Page 17

... ASC 0 t ASR 0 t CAC 13 t CAH 8 t CAS 8 10,000 t CLZ CRP 5 t CSH 38 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 READ CYCLE (With WE#-controlled disable) t RCD RAD t RAH t ASC ROW COLUMN t RCS OPEN -6 MIN MAX UNITS SYMBOL ...

Page 18

... CRP 5 t CSR 5 t RAH 9 NOTE: 1. End of first CBR REFRESH cycle. 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 RAS#-ONLY REFRESH CYCLE (OE# and WE# = DON’T CARE) t RAS t RAH ROW OPEN CBR REFRESH CYCLE (Addresses and OE# = DON’T CARE) t RAS ...

Page 19

... CLZ 0 t CRP NOTE HIDDEN REFRESH may also be performed after a WRITE cycle. In this case, WE# is LOW and OE# is HIGH. 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 HIDDEN REFRESH CYCLE (WE# = HIGH; OE# = LOW) t RAS t RCD t RSH RAD t ASC t CAH COLUMN t AA ...

Page 20

... NOTE: 1. Once RASS (MIN) is met and RAS# remains LOW, the DRAM will enter self refresh mode Once RPS is satisfied, a complete burst of all rows should be executed if RAS#-only por Burst CBR refresh is being used. 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 SELF REFRESH CYCLE (Addresses and OE# = DON’ ...

Page 21

... SEATING PLANE NOTE: 1. All dimensions in inches (millimeters) MAX or typical where noted. 2. Package width and length do not include mold protrusion; allowable mold protrusion is .01" per side. 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 32-PIN PLASTIC SOJ (400 mil) .829 (21.05) ...

Page 22

... Package width and length do not include mold protrusion; allowable mold protrusion is .01" per side. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992 Micron is a registered trademark of Micron Technology, Inc. 16 Meg x 4 EDO DRAM D22_2.p65 – Rev. 5/00 32-PIN PLASTIC TSOP (400 mil) SEE DETAIL A ...

Related keywords