CY7C4291-15JXCT Cypress Semiconductor Corp, CY7C4291-15JXCT Datasheet - Page 13

no-image

CY7C4291-15JXCT

Manufacturer Part Number
CY7C4291-15JXCT
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C4291-15JXCT

Lead Free Status / Rohs Status
Compliant
Document #: 38-06007 Rev. *C
Switching Waveforms
Programmable Almost Full Flag Timing
Write Programmable Registers
Notes:
23. If a write is performed on this rising edge of the write clock, there will be Full − (m − 1) words of the FIFO when PAF goes LOW.
24. PAF offset = m.
25. 16,384 − m words for CY7C4281, 32,768 − m words for CY4291.
26. t
WEN2/LD
of RCLK and the rising edge of WCLK is less than t
SKEW2
(if applicable)
WCLK
WEN1
D
0
WEN2
–D
WCLK
WEN1
REN1,
is the minimum time between a rising RCLK edge and a rising WCLK edge for PAF to change during that clock cycle. If the time between the rising edge
RCLK
REN2
PAF
8
t
CLKH
t
CLKH
(continued)
FULL − (M+1)WORDS
t
CLK
t
t
ENS
ENS
t
DS
IN FIFO
PAE OFFSET
t
t
ENS
ENS
LSB
SKEW2
t
t
ENH
ENH
t
CLKL
t
, then PAF may not change state until the next WCLK.
CLKL
t
ENH
t
DH
Note 23
PAE OFFSET
Note 24
MSB
t
PAF
t
ENS
PAF OFFSET
t
SKEW2
(FULL −M) WORDS
LSB
IN FIFO
t
ENS
[26]
t
[25]
ENH
PAF OFFSET
MSB
t
PAF
CY7C4281
CY7C4291
Page 13 of 16
[+] Feedback

Related parts for CY7C4291-15JXCT