CY8C5368AXI-106 Cypress Semiconductor Corp, CY8C5368AXI-106 Datasheet - Page 26

no-image

CY8C5368AXI-106

Manufacturer Part Number
CY8C5368AXI-106
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY8C5368AXI-106

Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY8C5368AXI-106
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Table 6-5. Analog/Digital Low Voltage Interrupt, Analog High
Voltage Interrupt
6.3.1.2 Other Reset Sources
6.4 I/O System and Routing
PSoC I/Os are extremely flexible. Every GPIO has analog and
digital I/O capability. All I/Os have a large number of drive modes,
which are set at POR. PSoC also provides up to four individual
I/O voltage domains through the V
There are two types of I/O pins on every device; those with USB
provide a third type. Both General Purpose I/O (GPIO) and
Special I/O (SIO) provide similar digital functionality. The primary
Document Number: 001-66237 Rev. *A
Interrupt Supply
The monitors are disabled until after IPOR. During sleep mode
these circuits are periodically activated (buzzed). If an interrupt
occurs during buzzing then the system first enters its wakeup
sequence. The interrupt is then recognized and may be
serviced.
XRES - External Reset
CY8C53 has a dedicated XRES pin which, holds the part in
reset while held active (low). The response to an XRES is the
same as to an IPOR reset.
The external reset is active low. It includes an internal pull-up
resistor. XRES is active during sleep and hibernate modes.
SRES - Software Reset
A reset can be commanded under program control by setting
a bit in the software reset register. This is done either directly
by the program or indirectly by DMA access. The response to
a SRES is the same as after an IPOR reset.
Another register bit exists to disable this function.
WRES - Watchdog Timer Reset
The watchdog reset detects when the software program is no
longer being executed correctly. To indicate to the watchdog
timer that it is running correctly, the program must periodically
reset the timer. If the timer is not reset before a user-specified
amount of time, then a reset is generated.
Note IPOR disables the watchdog function. The program must
enable the watchdog function at an appropriate point in the
code by setting a register bit. When this bit is set, it cannot be
cleared again except by an IPOR power on reset event. The
watchdog timer should not be used if the device is to be put
into sleep or hibernate mode.
AHVI
DLVI
ALVI
V
V
V
DDD
DDA
DDA
2.7 V-5.5 V
2.7 V-5.5 V
2.7 V-5.5 V
Normal
Voltage
Range
DDIO
2.71 V-5.45 V in
250 mV
increments
2.71 V-5.45 V in
250 mV
increments
5.75 V
Available Trip
Settings
pins.
PRELIMINARY
Accuracy
±2%
±2%
±2%
differences are their analog capability and drive strength.
Devices that include USB also provide two USBIO pins that
support specific USB functionality as well as limited GPIO
capability.
All I/O pins are available for use as digital inputs and outputs for
both the CPU and digital peripherals. In addition, all I/O pins can
generate an interrupt. The flexible and advanced capabilities of
the PSoC I/O, combined with any signal to any pin routability,
greatly simplify circuit design and board layout. All GPIO pins can
be used for analog input, CapSense
while SIO pins are used for voltages in excess of V
programmable output voltages.
Features supported by both GPIO and SIO:
Additional features only provided on the GPIO pins:
Additional features only provided on SIO pins:
USBIO features:
PSoC
Separate I/O supplies and voltages for up to four groups of I/O
Digital peripherals use DSI to connect the pins
Input or output or both for CPU and DMA
Eight drive modes
Every pin can be an interrupt source configured as rising
edge, falling edge or both edges. If required, level sensitive
interrupts are supported through the DSI
Dedicated port interrupt vector for each port
Slew rate controlled digital output drive mode
Access port control and configuration registers on either port
basis or pin basis
Separate port read (PS) and write (DR) data registers to avoid
read modify write errors
Special functionality on a pin by pin basis
LCD segment drive on LCD equipped devices
CapSense on CapSense equipped devices
Analog input and output capability
Continuous 100 µA clamp current capability
Standard drive strength down to 2.7 V
Higher drive strength than GPIO
Hot swap capability (5 V tolerance at any operating V
Programmable and regulated high input and output drive
levels down to 1.2 V
No analog input or LCD capability
Over voltage tolerance up to 5.5 V
SIO can act as a general purpose analog comparator
Full speed USB 2.0 compliant I/O
Highest drive strength for general purpose use
Input, output, or both for CPU and DMA
Input, output, or both for digital peripherals
Digital output (CMOS) drive mode
Each pin can be an interrupt source configured as rising
edge, falling edge, or both edges
®
5: CY8C53 Family Datasheet
[5]
, and LCD segment drive,
Page 26 of 106
[5]
DDA
and for
DD
)
[+] Feedback

Related parts for CY8C5368AXI-106