AT32UC3C0256C Atmel Corporation, AT32UC3C0256C Datasheet - Page 987

no-image

AT32UC3C0256C

Manufacturer Part Number
AT32UC3C0256C
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of AT32UC3C0256C

Flash (kbytes)
256 Kbytes
Pin Count
144
Max. Operating Frequency
66 MHz
Cpu
32-bit AVR
Hardware Qtouch Acquisition
No
Max I/o Pins
123
Ext Interrupts
144
Usb Transceiver
1
Quadrature Decoder Channels
2
Usb Speed
Full Speed
Usb Interface
Device + OTG
Spi
7
Twi (i2c)
3
Uart
5
Can
2
Lin
5
Ssc
1
Ethernet
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
16
Adc Resolution (bits)
12
Adc Speed (ksps)
2000
Analog Comparators
4
Resistive Touch Screen
No
Dac Channels
4
Dac Resolution (bits)
12
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
68
Self Program Memory
YES
External Bus Interface
1
Dram Memory
sdram
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
3.0 to 3.6 or 4.5 to 5.5
Operating Voltage (vcc)
3.0 to 3.6 or 4.5 to 5.5
Fpu
Yes
Mpu / Mmu
Yes / No
Timers
6
Output Compare Channels
22
Input Capture Channels
12
Pwm Channels
20
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3C0256C-ALUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT32UC3C0256C-ALUT
Manufacturer:
Atmel
Quantity:
10 000
Figure 33-15. Comparison Waveform
32117C–AVR-08/11
Comparison Update
Comparison Match
CVMVUPD
CUPRUPD
CUPRCNT
CTRUPD
CPRUPD
CPRCNT
CVUPD
CCNT0
CMPM
CMPU
CUPR
CVM
CPR
CTR
CV
0x6
0x1
0x1
0x3
0x6
0x1
0x1
0x3
0x0
0x0
The update of the comparison x configuration and the comparison x value is triggered periodi-
cally after the comparison x update period. It is defined by the CUPR field in the CMPxM. The
comparison unit has an update period counter independent from the period counter to trigger
this update. When the value of the comparison update period counter CUPRCNT (in CMPxM)
reaches the value defined by CUPR, the update is triggered. The comparison x update period
CUPR itself can be updated while the channel 0 is enabled by using the CMPxMUPD register.
CAUTION: to be taken into account, writing in the CMPxVUPD register must be followed by a
write in the CMPxMUPD register.
The comparison match and the comparison update can be a source of an interrupt, but only if it
is enabled and not masked. These interrupts can be enabled by the
2” on page 1010
son match interrupt and the comparison update interrupt are reset by reading the
Status Register 2” on page
0x1
0x1
0x2
0x2
0x0
0x2
0x3
0x2
and disabled by the
0x3
0x1
1013.
0x2
0x2
0x0
0x3
0x2
0x0
0x1
0x1
”Interrupt Disable Register 2” on page
0x2
0x2
0x0
0x3
0x6
0x1
0x0
0x2
0x1
”Interrupt Enable Register
0x6
0x0
0x2
AT32UC3C
1011. The compari-
0x1
0x3
”Interrupt
987

Related parts for AT32UC3C0256C