ATtiny84 Atmel Corporation, ATtiny84 Datasheet - Page 45

no-image

ATtiny84

Manufacturer Part Number
ATtiny84
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATtiny84

Flash (kbytes)
8 Kbytes
Pin Count
14
Max. Operating Frequency
20 MHz
Cpu
8-bit AVR
# Of Touch Channels
6
Hardware Qtouch Acquisition
No
Max I/o Pins
12
Ext Interrupts
12
Usb Speed
No
Usb Interface
No
Spi
1
Twi (i2c)
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
0.5
Eeprom (bytes)
512
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8 to 5.5
Operating Voltage (vcc)
1.8 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
2
Output Compare Channels
4
Input Capture Channels
1
Pwm Channels
4
32khz Rtc
No
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATtiny84-15MZ
Manufacturer:
ATMEL
Quantity:
480
Part Number:
ATtiny84-15MZ
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATtiny84-20MU
Manufacturer:
ATMEL
Quantity:
8 000
Part Number:
ATtiny84-20PU
Manufacturer:
XILINX
Quantity:
25
Company:
Part Number:
ATtiny841-SSU
Quantity:
370
Part Number:
ATtiny84A-CCU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATtiny84A-CCUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATtiny84A-MMHR
Manufacturer:
ATMEL
Quantity:
4 500
Part Number:
ATtiny84A-SSU
Manufacturer:
MOLEX
Quantity:
20 000
Part Number:
ATtiny84V-10PU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
8.5
8.5.1
8.5.2
8006K–AVR–10/10
Register Description
MCUSR – MCU Status Register
WDTCSR – Watchdog Timer Control and Status Register
The MCU Status Register provides information on which reset source caused an MCU Reset.
• Bits 7:4 – Res: Reserved Bits
These bits are reserved bits in the ATtiny24/44/84 and will always read as zero.
• Bit 3 – WDRF: Watchdog Reset Flag
This bit is set if a Watchdog Reset occurs. The bit is reset by a Power-on Reset, or by writing a
logic zero to the flag.
• Bit 2 – BORF: Brown-out Reset Flag
This bit is set if a Brown-out Reset occurs. The bit is reset by a Power-on Reset, or by writing a
logic zero to the flag.
• Bit 1 – EXTRF: External Reset Flag
This bit is set if an External Reset occurs. The bit is reset by a Power-on Reset, or by writing a
logic zero to the flag.
• Bit 0 – PORF: Power-on Reset Flag
This bit is set if a Power-on Reset occurs. The bit is reset only by writing a logic zero to the flag.
To make use of the Reset Flags to identify a reset condition, the user should read and then reset
the MCUSR as early as possible in the program. If the register is cleared before another reset
occurs, the source of the reset can be found by examining the Reset Flags.
• Bit 7 – WDIF: Watchdog Timeout Interrupt Flag
This bit is set when a time-out occurs in the Watchdog Timer and the Watchdog Timer is config-
ured for interrupt. WDIF is cleared by hardware when executing the corresponding interrupt
handling vector. Alternatively, WDIF is cleared by writing a logic one to the flag. When the I-bit in
SREG and WDIE are set, the Watchdog Time-out Interrupt is executed.
• Bit 6 – WDIE: Watchdog Timeout Interrupt Enable
When this bit is written to one, WDE is cleared, and the I-bit in the Status Register is set, the
Watchdog Time-out Interrupt is enabled. In this mode the corresponding interrupt is executed
instead of a reset if a timeout in the Watchdog Timer occurs.
If WDE is set, WDIE is automatically cleared by hardware when a time-out occurs. This is useful
for keeping the Watchdog Reset security while using the interrupt. After the WDIE bit is cleared,
Bit
0x34 (0x54)
Read/Write
Initial Value
Bit
0x21 (0x41)
Read/Write
Initial Value
WDIF
R/W
7
0
R
7
0
WDIE
R/W
6
0
R
6
0
WDP3
R/W
5
0
5
R
0
WDCE
R/W
4
0
4
R
0
WDE
WDRF
R/W
R/W
X
3
3
WDP2
R/W
BORF
See Bit Description
R/W
2
0
2
ATtiny24/44/84
WDP1
EXTRF
R/W
R/W
1
0
1
WDP0
R/W
PORF
0
0
R/W
0
WDTCSR
MCUSR
45

Related parts for ATtiny84