AD7366-5 Analog Devices, AD7366-5 Datasheet
AD7366-5
Specifications of AD7366-5
Related parts for AD7366-5
AD7366-5 Summary of contents
Page 1
... Each device contains two ADCs, which are both preceded by a 2-channel multiplexer, and a low noise, wide bandwidth, track-and-hold amplifier. The AD7366-5/AD7367-5 are fabricated on the Analog Devices, Inc., industrial CMOS process (iCMOS®) a technology platform combining the advantages of low and high voltage CMOS ...
Page 2
... AD7366-5/AD7367-5 to ADSP-218x ...................................... 24 AD7366-5/AD7367-5 to ADSP-BF53x ................................... 25 AD7366-5/AD7367-5 to TMS320VC5506 ............................. 25 AD7366-5/AD7367-5 to DSP563xx......................................... 26 Application Hints ........................................................................... 27 Layout and Grounding .............................................................. 27 Evaluating the AD7366-5/AD7367-5 ...................................... 27 Outline Dimensions ....................................................................... 28 Ordering Guide .......................................................................... 28 Rev Page ...
Page 3
... SPECIFICATIONS AD7366-5 SPECIFICATIONS 2.5 V internal/external −40°C to +85°C, unless otherwise noted. REF A Table 2. Parameter DYNAMIC PERFORMANCE Signal-to-Noise Ratio (SNR) 1 Signal-to-Noise (+ Distortion) Ratio (SINAD) 1 Total Harmonic Distortion (THD) Spurious-Free Dynamic Range (SFDR) ...
Page 4
... AD7366-5/AD7367-5 Parameter REFERENCE INPUT/OUTPUT Reference Output Voltage 3 Long-Term Stability 1 Output Voltage Hysteresis Reference Input Voltage Range DC Leakage Current Input Capacitance Output Impedance CAP CAP Reference Temperature Coefficient V Noise REF LOGIC INPUTS Input High Voltage, V INH Input Low Voltage, V ...
Page 5
... Rev Page AD7366-5/AD7367 500 kSPS; f SAMPLE Unit Test Conditions/Comments kHz sine wave kHz kHz MHz @ 3 dB, ± ...
Page 6
... AD7366-5/AD7367-5 Parameter REFERENCE INPUT/OUTPUT 3 Reference Output Voltage Long-Term Stability 1 Output Voltage Hysteresis Reference Input Voltage Range DC Leakage Current Input Capacitance Output Impedance CAP CAP Reference Temperature Coefficient V Noise REF LOGIC INPUTS Input High Voltage, V INH Input Low Voltage, V ...
Page 7
... DRIVE Test Conditions/Comments Conversion time, internal clock. CONVST falling edge to BUSY falling edge. For the AD7367-5. For the AD7366-5. Frequency of serial read clock. Minimum quiet time required between the end of serial read and the start of the next conversion. Minimum CONVST low pulse. ...
Page 8
... AD7366-5/AD7367-5 ABSOLUTE MAXIMUM RATINGS Table 5. Parameter V to AGND, DGND AGND, DGND DGND DRIVE AGND, DGND DGND AGND DRIVE AGND to DGND Analog Input Voltage to AGND Digital Input Voltage to DGND Digital Output Voltage to GND ...
Page 9
... SCLK cycle are required for the AD7367-5. The data simultaneously appears on both pins from the simultaneous conversions of both ADCs. The data stream consists of the 12 bits of conversion data for the AD7366-5 and 14 bits for the AD7367-5 and is provided MSB first held low for a further 12 SCLK cycles for the AD7366 SCLK cycles for the AD7367-5, on either D ...
Page 10
... Internal/External Reference Selection, Logic Input. If this pin is tied to logic high, the on-chip 2.5 V reference is used as the reference source for both ADC A and ADC B. In addition, Pin D decoupling capacitors. If the REFSEL pin is tied to GND, an external reference can be supplied to the AD7366-5/ AD7367-5 through the D ...
Page 11
... Figure 7. THD vs. Analog Input Frequency for Various Source Impedances 15V –15V DRIVE f = 50kHz IN 200 250 Rev Page AD7366-5/AD7367-5 – +10V RANGE –78 –80 ±5V RANGE – 5V – 15V INTERNAL REFERENCE –86 10 100 ANALOG INPUT FREQUENCY (kHz) Figure 6 ...
Page 12
... AD7366-5/AD7367-5 –70 –75 –80 ±5V RANGE –85 –90 –95 –100 –105 INTERNAL REFERENCE –110 0 100 200 300 FREQUENCY OF INPUT NOISE (kHz) Figure 9. Channel-to-Channel Isolation 110000 106091 CODES 31 CODES 100000 90000 80000 70000 60000 50000 40000 30000 20000 10000 0 8191 ...
Page 13
... Figure 15. Power vs. Sampling Frequency in Normal Mode OUT = 5V 15V 500kSPS S 2000 2500 ) and OUT Rev Page AD7366-5/AD7367 5V 15V –15V DRIVE f = 500kSPS S INTERNAL REFERENCE ±5V RANGE 0V TO +10V RANGE ±10V RANGE ...
Page 14
... The figure given is the typical across all four channels for the AD7366-5/AD7367-5 (see the Figure 9 for more information). Intermodulation Distortion ...
Page 15
... It is expressed in ppm using the following equation REF V ( ppm ) HYS where: V (25° 25°C. REF REF V (T_HYS) is the maximum change of V REF or T_HYS−. Rev Page AD7366-5/AD7367-5 ° − HYS ) × 6 REF 10 ° REF ...
Page 16
... CIRCUIT INFORMATION The AD7366-5/AD7367-5 are fast, dual, 2-channel, 12-/14-bit, bipolar input, simultaneous sampling, serial ADCs. The AD7366-5/AD7367-5 can accept bipolar input ranges of ±10 V and ±5 V. They can also accept unipolar input range. The AD7366-5/AD7367-5 require V supplies for the high voltage analog input structure ...
Page 17
... With zero source impedance, 140 ns is sufficient to acquire the signal to the 12-bit level for the AD7366-5 and the 14-bit level for the AD7367-5. The acquisition time for the ±10 V, ±5 V, and +10 V ranges to settle to within ±½ LSB ...
Page 18
... SUPPLY Figure 20. Typical Connection Diagram for ±10 V Range Using Internal Reference TYPICAL CONNECTION DIAGRAM Figure 20 shows a typical connection diagram for the AD7366-5/ AD7367-5. In this configuration, the AGND pin is connected to the analog ground plane of the system, and the DGND pin is connected to the digital ground plane of the system. The analog inputs on the AD7366-5/AD7367-5 accept bipolar single-ended signals ...
Page 19
... The reference buffer requires 70 μs to power up and charge the 680 nF decoupling capacitor during the power-up time. The AD7366-5/AD7367-5 is specified for a 2 reference range. When reference is selected, the ranges are ±12 V, ±6 V, and +12 V. For these ranges, the V must be greater than or equal to the +12 V and − ...
Page 20
... AD7367-5. The D to three-state only when CS is brought high left low for a further 12 SCLK cycles for the AD7366 SCLK cycles for the AD7367-5, the result from the other on-chip ADC is also accessed on the same D ...
Page 21
... Serial Interface section. The D CS return to three-state once is brought back to logic high. To exit full power-down and to power up the AD7366-5/ AD7367-5, a rising edge of CNVST is required. After the required power-up time has elapsed, CNVST may be brought low again to initiate another conversion, as shown in Figure 24 CNVST ...
Page 22
... CS takes the bus out of three-state and clocks out the MSB of the conversion result. The data stream consists of 12 bits of data for the AD7366-5 and 14 bits of data for the AD7367-5, MSB first. The first bit of the conversion result is valid on the first SCLK falling edge after the CS falling edge ...
Page 23
... STATE Figure 28. Reading Data from Both ADCs on One DB1 DB0 DB11 DB10 Line with 24 SCLKs for the AD7366-5 OUT DB1 DB0 DB13 DB12 Line with 28 SCLKs for the AD7367-5 OUT Rev ...
Page 24
... V DD the ADSP-218x when the conversion is complete. The conversion results can then be read from the AD7366-5/AD7367-5 using a read operation. When an interrupt is received on IRQn from the BUSY signal, a value is transmitted with TFS/DT (ADC control word). The TFS is used to control the RFS and, therefore, the reading of data ...
Page 25
... RCLKO RFS0 RXINPUTS PFn DR0SEC V DD *ADDITIONAL PINS OMITTED FOR CLARITY. Figure 31. Interfacing the AD7366-5/AD7367-5 to the TMS320VC5506 Table 15. Serial Port Control Register Setup SPC SPC0 SPC1 The V DRIVE supply voltage as that of the TMS320VC5506. This allows the ADC to operate at a higher voltage than its serial interface and, therefore, the TMS320VC5506, if necessary ...
Page 26
... AD7366-5/AD7367-5 AD7366-5/AD7367-5 TO DSP563xx The connection diagram in Figure 32 shows how the AD7366-5/ AD7367-5 can be connected to the enhanced synchronous serial interface (ESSI) of the DSP563xx family of DSPs from Motorola. There are two on-board ESSIs, and each is operated in synchronous mode (Bit SYN = 1 in the CRB register) with internally generated word length frame sync for both Tx and Rx (Bit FSL1 = 0 and Bit FSL0 = 0 in the CRB register) ...
Page 27
... AD7366-5/AD7367-5 should be connected to the AGND plane. Digital and analog ground pins should be joined in only one place. If the AD7366-5/AD7367-5 are in a system where multiple devices require an AGND and DGND connection, the connection should still be made at only one point. A star point should be established as close as possible to the ground pins on the AD7366-5/AD7367-5 ...
Page 28
... AD7366-5/AD7367-5 OUTLINE DIMENSIONS PIN 1 0.15 0.05 0.10 COPLANARITY ORDERING GUIDE Model Temperature Range 1 AD7366BRUZ-5 −40°C to +85°C AD7366BRUZ-5-RL7 1 −40°C to +85°C 1 AD7366BRUZ-5500RL7 −40°C to +85°C AD7367BRUZ-5 1 −40°C to +85°C 1 AD7367BRUZ-5-RL7 −40°C to +85°C AD7367BRUZ-5500RL7 1 −40°C to +85° RoHS Compliant Part ...